

# Kintex UltraScale+ FPGAs Data Sheet: DC and AC Switching Characteristics

DS922 (v1.17) February 16, 2021

**Product Specification** 

# **Summary**

The Xilinx® Kintex® UltraScale+ $^{\text{TM}}$  FPGAs are available in -3, -2, -1 speed grades, with -3E devices having the highest performance. The -2LE and -1LI devices can operate at a  $V_{\text{CCINT}}$  voltage at 0.85V or 0.72V and provide lower maximum static power. When operated at  $V_{\text{CCINT}}$  = 0.85V, using -2LE and -1LI devices, the speed specification for the L devices is the same as the -2I or -1I speed grades. When operated at  $V_{\text{CCINT}}$  = 0.72V, the -2LE and -1LI performance and static and dynamic power is reduced.

DC and AC characteristics are specified in extended (E), industrial (I), and military (M) temperature ranges. Except the operating temperature range or unless otherwise noted, all the DC and AC electrical parameters are the same for a particular speed grade (that is, the timing characteristics of a -1 speed grade extended device are the same as for a -1 speed grade industrial device). However, only selected speed grades and/or devices are available in each temperature range.

The XQ references in this data sheet are specific to the devices available in XQ Ruggedized packages. See the *Defense-Grade UltraScale Architecture Data Sheet*: Overview (DS895) for further information on XQ Defense-grade part numbers, packages, and ordering information.

All supply voltage and junction temperature specifications are representative of worst-case conditions. The parameters included are common to popular designs and typical applications.

This data sheet, part of an overall set of documentation on the Kintex UltraScale+ FPGAs, is available on the Xilinx website at www.xilinx.com/documentation.

### **DC Characteristics**

### **Absolute Maximum Ratings**

Table 1: Absolute Maximum Ratings

| Symbol                             | Description <sup>1</sup>                  | Min    | Max   | Units |  |
|------------------------------------|-------------------------------------------|--------|-------|-------|--|
| FPGA Logic                         |                                           |        |       |       |  |
| V <sub>CCINT</sub>                 | Internal supply voltage                   | -0.500 | 1.000 | V     |  |
| V <sub>CCINT_IO</sub> <sup>2</sup> | Internal supply voltage for the I/O banks | -0.500 | 1.000 | V     |  |
| V <sub>CCAUX</sub>                 | Auxiliary supply voltage                  | -0.500 | 2.000 | V     |  |

Send Feedback



Table 1: Absolute Maximum Ratings (cont'd)

| Symbol                             | Description <sup>1</sup>                                                                                                           | Min    | Max                      | Units |
|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------|-------|
| V <sub>CCBRAM</sub>                | Supply voltage for the block RAM memories                                                                                          | -0.500 | 1.000                    | V     |
| V <sub>cco</sub>                   | Output drivers supply voltage for HD I/O banks                                                                                     | -0.500 | 3.400                    | V     |
|                                    | Output drivers supply voltage for HP I/O banks                                                                                     | -0.500 | 2.000                    | V     |
| V <sub>CCAUX_IO</sub> <sup>3</sup> | Auxiliary supply voltage for the I/O banks                                                                                         | -0.500 | 2.000                    | V     |
| V <sub>REF</sub>                   | Input reference voltage                                                                                                            | -0.500 | 2.000                    | V     |
| V <sub>IN</sub> <sup>4, 5, 6</sup> | I/O input voltage for HD I/O banks                                                                                                 | -0.550 | V <sub>CCO</sub> + 0.550 | V     |
|                                    | I/O input voltage for HP I/O banks                                                                                                 | -0.550 | V <sub>CCO</sub> + 0.550 | V     |
| V <sub>BATT</sub>                  | Key memory battery backup supply                                                                                                   | -0.500 | 2.000                    | V     |
| I <sub>DC</sub>                    | Available output current at the pad                                                                                                | -20    | 20                       | mA    |
| I <sub>RMS</sub>                   | Available RMS output current at the pad                                                                                            | -20    | 20                       | mA    |
| GTH or GTY Transc                  | eiver <sup>7</sup>                                                                                                                 |        |                          | '     |
| V <sub>MGTAVCC</sub>               | Analog supply voltage for transceiver circuits                                                                                     | -0.500 | 1.000                    | V     |
| V <sub>MGTAVTT</sub>               | Analog supply voltage for transceiver termination circuits                                                                         | -0.500 | 1.300                    | V     |
| V <sub>MGTVCCAUX</sub>             | Auxiliary analog Quad PLL (QPLL) voltage supply for transceivers                                                                   | -0.500 | 1.900                    | V     |
| V <sub>MGTREFCLK</sub>             | Transceiver reference clock absolute input voltage                                                                                 | -0.500 | 1.300                    | V     |
| V <sub>MGTAVTTRCAL</sub>           | Analog supply voltage for the resistor calibration circuit of the transceiver column                                               | -0.500 | 1.300                    | V     |
| V <sub>IN</sub>                    | Receiver (RXP/RXN) and transmitter (TXP/TXN) absolute input voltage                                                                | -0.500 | 1.200                    | ٧     |
| I <sub>DCIN-FLOAT</sub>            | DC input current for receiver input pins DC coupled RX termination = floating <sup>8</sup>                                         | -      | 10                       | mA    |
| I <sub>DCIN-MGTAVTT</sub>          | DC input current for receiver input pins DC coupled RX termination = V <sub>MGTAVTT</sub>                                          | -      | 10                       | mA    |
| I <sub>DCIN-GND</sub>              | DC input current for receiver input pins DC coupled RX termination = GND <sup>9</sup>                                              | -      | 0                        | mA    |
| I <sub>DCIN-PROG</sub>             | DC input current for receiver input pins DC coupled RX termination = programmable <sup>10</sup>                                    | -      | 0                        | mA    |
| I <sub>DCOUT-FLOAT</sub>           | DC output current for transmitter pins DC coupled RX termination = floating                                                        | -      | 6                        | mA    |
| I <sub>DCOUT-MGTAVTT</sub>         | DC output current for transmitter pins DC coupled RX termination = V <sub>MGTAVTT</sub>                                            | -      | 6                        | mA    |
| System Monitor                     | -                                                                                                                                  |        |                          | •     |
| V <sub>CCADC</sub>                 | System Monitor supply relative to GNDADC                                                                                           | -0.500 | 2.000                    | V     |
| V <sub>REFP</sub>                  | System Monitor reference input relative to GNDADC                                                                                  | -0.500 | 2.000                    | V     |
| Temperature <sup>11</sup>          | <u>'</u>                                                                                                                           | •      |                          |       |
| T <sub>STG</sub>                   | Storage temperature (ambient)                                                                                                      | -65    | 150                      | °C    |
| T <sub>SOL</sub>                   | Maximum dry rework soldering temperature                                                                                           | -      | 260                      | °C    |
|                                    | Maximum reflow soldering temperature for SFVB784, FFVA676, and FFVB676 packages                                                    | -      | 250                      | °C    |
|                                    | Maximum reflow soldering temperature for FFVD900, FFVE900, FFVA1156, FFVE1517, FFVA1760, FFVE1760, FFVJ1760, and FFVB2104 packages | -      | 245                      | °C    |
|                                    | Maximum reflow soldering temperature for the FFRB676, SFRB784, FFRA1156, and FFRE1517 packages                                     | -      | 225                      | °C    |



### Table 1: Absolute Maximum Ratings (cont'd)

| Symbol | Description <sup>1</sup>     | Min | Max | Units |
|--------|------------------------------|-----|-----|-------|
| Tj     | Maximum junction temperature | -   | 125 | °C    |

#### Notes:

- 1. Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability.
- V<sub>CCINT IO</sub> must be connected to V<sub>CCBRAM</sub>.
- 3.  $V_{CCAUX\_IO}$  must be connected to  $V_{CCAUX}$ .
- 4. The lower absolute voltage specification always applies.
- 5. For I/O operation, see the UltraScale Architecture SelectIO Resources User Guide (UG571).
- When operating outside of the recommended operating conditions, refer to Table 4 and Table 5 for maximum overshoot and undershoot specifications.
- 7. For more information on supported GTH or GTY transceiver terminations see the *UltraScale Architecture GTH Transceivers User Guide* (UG576) or *UltraScale Architecture GTY Transceivers User Guide* (UG578).
- 8. AC coupled operation is not supported for RX termination = floating.
- 9. For GTY transceivers, DC coupled operation is not supported for RX termination = GND.
- 10. DC coupled operation is not supported for RX termination = programmable.
- 11. For soldering guidelines and thermal considerations, see the *UltraScale and UltraScale+ FPGAs Packaging and Pinouts Product Specification* (UG575).

### **Recommended Operating Conditions**

Table 2: Recommended Operating Conditions

| Symbol                             | Description <sup>1, 2</sup>                                                                         | Min    | Тур   | Max                      | Units |
|------------------------------------|-----------------------------------------------------------------------------------------------------|--------|-------|--------------------------|-------|
| FPGA Logic                         |                                                                                                     | •      |       |                          |       |
| V <sub>CCINT</sub>                 | Internal supply voltage                                                                             | 0.825  | 0.850 | 0.876                    | V     |
|                                    | For -1LI and -2LE (V <sub>CCINT</sub> = 0.72V) devices: internal supply voltage                     | 0.698  | 0.720 | 0.742                    | V     |
|                                    | For -3E devices: internal supply voltage                                                            | 0.873  | 0.900 | 0.927                    | V     |
| V <sub>CCINT_IO</sub> <sup>3</sup> | Internal supply voltage for the I/O banks                                                           | 0.825  | 0.850 | 0.876                    | V     |
|                                    | For -1LI and -2LE ( $V_{CCINT} = 0.72V$ ) devices: internal supply voltage for the I/O banks        | 0.825  | 0.850 | 0.876                    | V     |
|                                    | For -3E devices: internal supply voltage for the I/O banks                                          |        | 0.900 | 0.927                    | V     |
| V <sub>CCBRAM</sub>                | Block RAM supply voltage                                                                            |        | 0.850 | 0.876                    | V     |
|                                    | For -3E devices: block RAM supply voltage                                                           | 0.873  | 0.900 | 0.927                    | V     |
| V <sub>CCAUX</sub>                 | Auxiliary supply voltage                                                                            | 1.746  | 1.800 | 1.854                    | V     |
| V <sub>CCO</sub> <sup>4, 5</sup>   | Supply voltage for HD I/O banks                                                                     | 1.140  | -     | 3.400                    | V     |
|                                    | Supply voltage for HP I/O banks                                                                     | 0.950  | -     | 1.900                    | V     |
| V <sub>CCAUX_IO</sub> <sup>6</sup> | Auxiliary I/O supply voltage                                                                        | 1.746  | 1.800 | 1.854                    | V     |
| V <sub>IN</sub> <sup>7</sup>       | I/O input voltage                                                                                   | -0.200 | -     | V <sub>CCO</sub> + 0.200 | V     |
| I <sub>IN</sub> <sup>8</sup>       | Maximum current through any pin in a powered or unpowered bank when forward biasing the clamp diode | -      | -     | 10                       | mA    |
| V <sub>BATT</sub> <sup>9</sup>     | Battery voltage                                                                                     | 1.000  | -     | 1.890                    | V     |
| GTH or GTY Transc                  | eiver                                                                                               |        |       |                          |       |
| V <sub>MGTAVCC</sub> <sup>10</sup> | Analog supply voltage for the GTH or GTY transceiver                                                | 0.873  | 0.900 | 0.927                    | V     |
| V <sub>MGTAVTT</sub> <sup>10</sup> | Analog supply voltage for the GTH or GTY transmitter and receiver termination circuits              | 1.164  | 1.200 | 1.236                    | V     |



### Table 2: Recommended Operating Conditions (cont'd)

| Symbol                                 | Description <sup>1, 2</sup>                                                                     | Min   | Тур   | Max   | Units |
|----------------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| V <sub>MGTVCCAUX</sub> 10              | Auxiliary analog QPLL voltage supply for the transceivers                                       | 1.746 | 1.800 | 1.854 | V     |
| V <sub>MGTAVTTRCAL</sub> <sup>10</sup> | Analog supply voltage for the resistor calibration circuit of the GTH or GTY transceiver column | 1.164 | 1.200 | 1.236 | V     |
| System Monitor                         |                                                                                                 |       | -     |       |       |
| V <sub>CCADC</sub>                     | System Monitor supply relative to GNDADC                                                        |       | 1.800 | 1.854 | V     |
| V <sub>REFP</sub>                      | System Monitor externally supplied reference voltage relative to GNDADC                         |       | 1.250 | 1.300 | V     |
| Temperature                            |                                                                                                 |       |       |       |       |
| T <sub>j</sub> 11                      | Junction temperature operating range for extended (E) temperature devices <sup>12</sup>         | 0     | -     | 100   | °C    |
|                                        | Junction temperature operating range for industrial (I) temperature devices                     | -40   | -     | 100   | °C    |
|                                        | Junction temperature operating range for military (M) temperature devices                       | -55   | -     | 125   | °C    |
|                                        | Junction temperature operating range for eFUSE programming <sup>13</sup>                        | -40   | -     | 125   | °C    |

#### Notes:

- 1. All voltages are relative to GND.
- 2. For the design of the power distribution system consult the UltraScale Architecture PCB Design User Guide (UG583).
- 3.  $V_{CCINT IO}$  must be connected to  $V_{CCBRAM}$ .
- 4. For V<sub>CCO\_0</sub>, the minimum recommended operating voltage for power on and during configuration is 1.425V. After configuration, data is retained even if V<sub>CCO</sub> drops to 0V.
- 5. Includes  $V_{CCO}$  of 1.0V (HP I/O only), 1.2V, 1.35V, 1.5V, 1.8V, 2.5V (HD I/O only) at ±5%, and 3.3V (HD I/O only) at +3/-5%.
- 6.  $V_{CCAUX IO}$  must be connected to  $V_{CCAUX}$ .
- 7. The lower absolute voltage specification always applies.
- 8. A total of 200 mA per bank should not be exceeded.
- If battery is not used, connect V<sub>BATT</sub> to either GND or V<sub>CCAUX</sub>.
- 10. Each voltage listed requires filtering as described in the *UltraScale Architecture GTH Transceivers User Guide* (UG576) or the *UltraScale Architecture GTY Transceivers User Guide* (UG578).
- 11. Xilinx recommends measuring the  $T_j$  of a device using the system monitor as described in the *UltraScale Architecture System Monitor User Guide* (UG580). The system monitor temperature measurement errors (that are described in Table 79) must be accounted for in your design. For example, when using the system monitor with an external reference of 1.25V, and when the system monitor reports 97°C, there is a measurement error  $\pm 3$ °C. A reading of 97°C is considered the maximum adjusted  $T_j$  (100°C 3°C = 97°C).
- 12. Devices labeled with the speed/temperature grade of -2LE can operate for a limited time at a junction temperature between  $100^{\circ}$ C and  $110^{\circ}$ C. Timing parameters adhere to the same speed file at  $110^{\circ}$ C as they do below  $110^{\circ}$ C, regardless of operating voltage (nominal voltage of 0.85V or a low-voltage of 0.72V). Operation up to  $T_{\rm j} = 110^{\circ}$ C is limited to 1% of the device lifetime and can occur sequentially or at regular intervals as long as the total time does not exceed 1% of the device lifetime.
- 13. Do not program eFUSE during device configuration (e.g., during configuration, during configuration readback, or when readback CRC is active).

### **DC Characteristics Over Recommended Operating Conditions**

Table 3: DC Characteristics Over Recommended Operating Conditions

| Symbol             | Description                                                                              | Min  | Typ <sup>1</sup> | Max | Units |
|--------------------|------------------------------------------------------------------------------------------|------|------------------|-----|-------|
| V <sub>DRINT</sub> | Data retention V <sub>CCINT</sub> voltage (below which configuration data might be lost) | 0.68 | -                | -   | V     |
| V <sub>DRAUX</sub> | Data retention V <sub>CCAUX</sub> voltage (below which configuration data might be lost) | 1.5  | ı                | ı   | V     |
| I <sub>REF</sub>   | V <sub>REF</sub> leakage current per pin                                                 | -    | -                | 15  | μΑ    |



### Table 3: DC Characteristics Over Recommended Operating Conditions (cont'd)

| Symbol                            | Description                                                                                                | Min                 | Typ <sup>1</sup> | Max   | Units |
|-----------------------------------|------------------------------------------------------------------------------------------------------------|---------------------|------------------|-------|-------|
| IL                                | Input or output leakage current per pin (HD I/O and HP I/O²) (sample-tested)                               | -                   | -                | 15    | μΑ    |
| C <sub>IN</sub> <sup>3</sup>      | Die input capacitance at the pad (HP I/O)                                                                  | -                   | -                | 3.1   | pF    |
|                                   | Die input capacitance at the pad (HD I/O)                                                                  | -                   | -                | 4.75  | pF    |
| $I_{RPU}$                         | Pad pull-up (when selected) at $V_{IN}$ = 0V, $V_{CCO}$ = 3.3V                                             | 75                  | -                | 190   | μΑ    |
|                                   | Pad pull-up (when selected) at $V_{IN}$ = 0V, $V_{CCO}$ = 2.5V                                             | 50                  | -                | 169   | μΑ    |
|                                   | Pad pull-up (when selected) at $V_{IN}$ = 0V, $V_{CCO}$ = 1.8V                                             | 60                  | _                | 120   | μΑ    |
|                                   | Pad pull-up (when selected) at $V_{IN}$ = 0V, $V_{CCO}$ = 1.5V                                             | 30                  | -                | 120   | μΑ    |
|                                   | Pad pull-up (when selected) at $V_{IN}$ = 0V, $V_{CCO}$ = 1.2V                                             | 10                  | -                | 100   | μΑ    |
| $I_{RPD}$                         | Pad pull-down (when selected) at V <sub>IN</sub> = 3.3V                                                    | 60                  | -                | 200   | μA    |
|                                   | Pad pull-down (when selected) at V <sub>IN</sub> = 1.8V                                                    | 29                  | -                | 120   | μA    |
| I <sub>CCADCON</sub>              | Analog supply current for the SYSMON circuits in the power-up state                                        | -                   | -                | 8     | mA    |
| I <sub>CCADCOFF</sub>             | Analog supply current for the SYSMON circuits in the power-down state                                      | -                   | -                | 1.5   | mA    |
| I <sub>BATT</sub> <sup>4, 5</sup> | Battery supply current at V <sub>BATT</sub> = 1.89V                                                        | -                   | -                | 650   | nA    |
|                                   | Battery supply current at V <sub>BATT</sub> = 1.20V                                                        | -                   | -                | 150   | nA    |
| I <sub>PFS</sub> <sup>6</sup>     | V <sub>CCAUX</sub> additional supply current during eFUSE programming                                      | -                   | -                | 115   | mA    |
| Calibrated programm               | nable on-die termination (DCI) in HP I/O banks <sup>7</sup> (measured per JEDE                             | C specificati       | on)              | •     |       |
| R <sup>9</sup>                    | Thevenin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_40         | -10% <sup>8</sup>   | 40               | +10%8 | Ω     |
|                                   | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 where ODT = RTT_48 | -10% <sup>8</sup>   | 48               | +10%8 | Ω     |
|                                   | The venin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_60        | -10% <sup>8</sup>   | 60               | +10%8 | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_40                                      | -10% <mark>8</mark> | 40               | +10%8 | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_48                                      | -10% <mark>8</mark> | 48               | +10%8 | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_60                                      | -10% <sup>8</sup>   | 60               | +10%8 | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_120                                     | -10% <sup>8</sup>   | 120              | +10%8 | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_240                                     | -10% <sup>8</sup>   | 240              | +10%8 | Ω     |
| Uncalibrated program              | nmable on-die termination in HP I/Os banks (measured per JEDEC s                                           | pecification)       | )                |       | 1     |
| R <sup>9</sup>                    | Thevenin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_40         | -50%                | 40               | +50%  | Ω     |
|                                   | Thevenin equivalent resistance of programmable input termination to V <sub>CCO</sub> /2 where ODT = RTT_48 | -50%                | 48               | +50%  | Ω     |
|                                   | Thevenin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_60         | -50%                | 60               | +50%  | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_40                                      | -50%                | 40               | +50%  | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_48                                      | -50%                | 48               | +50%  | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_60                                      | -50%                | 60               | +50%  | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_120                                     | -50%                | 120              | +50%  | Ω     |
|                                   | Programmable input termination to V <sub>CCO</sub> where ODT = RTT_240                                     | -50%                | 240              | +50%  | Ω     |
| Uncalibrated program              | nmable on-die termination in HD I/O banks (measured per JEDEC sp                                           | ecification)        |                  |       |       |
| R <sup>9</sup>                    | Thevenin equivalent resistance of programmable input termination to $V_{CCO}/2$ where ODT = RTT_48         | -50%                | 48               | +50%  | Ω     |



### Table 3: DC Characteristics Over Recommended Operating Conditions (cont'd)

| Symbol                    | Description                                                                | Min                     | Typ <sup>1</sup>        | Max                     | Units |
|---------------------------|----------------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------|
| Internal V <sub>REF</sub> | 50% V <sub>CCO</sub>                                                       | V <sub>CCO</sub> x 0.49 | V <sub>CCO</sub> x 0.50 | V <sub>CCO</sub> x 0.51 | ٧     |
|                           | 70% V <sub>CCO</sub>                                                       | V <sub>CCO</sub> x 0.69 | V <sub>CCO</sub> x 0.70 | V <sub>CCO</sub> x 0.71 | ٧     |
| Differential termination  | mination Programmable differential termination (TERM_100) for HP I/O banks |                         | 100                     | +35%                    | Ω     |
| n                         | Temperature diode ideality factor                                          | -                       | 1.026                   | -                       | -     |
| r                         | Temperature diode series resistance                                        | -                       | 2                       | -                       | Ω     |

#### Notes:

- 1. Typical values are specified at nominal voltage, 25°C.
- 2. For the HP I/O banks with a  $V_{CCO}$  of 1.8V and separated  $V_{CCO}$  and  $V_{CCAUX\_IO}$  power supplies, the  $I_L$  maximum current is 70  $\mu$ A.
- 3. This measurement represents the die capacitance at the pad, not including the package.
- 4. Maximum value specified for worst case process at 25°C.
- 5. I<sub>BATT</sub> is measured when the battery-backed RAM (BBRAM) is enabled.
- 6. Do not program eFUSE during device configuration (e.g., during configuration, during configuration readback, or when readback CRC is active).
- 7. VRP resistor tolerance is  $(240\Omega \pm 1\%)$ .
- 8. If VRP resides at a different bank (DCI cascade), the range increases to  $\pm 15\%$ .
- 9. On-die input termination resistance, for more information see the UltraScale Architecture SelectIO Resources User Guide (UG571).

# **VIN Maximum Allowed AC Voltage Overshoot and Undershoot**

Table 4: VIN Maximum Allowed AC Voltage Overshoot and Undershoot for HD I/O Banks

| AC Voltage Overshoot <sup>1</sup> | % of UI <sup>2</sup> at -40°C to 100°C <sup>3</sup> | AC Voltage Undershoot <sup>1</sup> | % of UI <sup>2</sup> at -40°C to 100°C |
|-----------------------------------|-----------------------------------------------------|------------------------------------|----------------------------------------|
| V <sub>CCO</sub> + 0.30           | 100%                                                | -0.30                              | 100%                                   |
| V <sub>CCO</sub> + 0.35           | 100%                                                | -0.35                              | 90%                                    |
| V <sub>CCO</sub> + 0.40           | 100%                                                | -0.40                              | 78%                                    |
| V <sub>CCO</sub> + 0.45           | 100%                                                | -0.45                              | 40%                                    |
| V <sub>CCO</sub> + 0.50           | 100%                                                | -0.50                              | 24%                                    |
| V <sub>CCO</sub> + 0.55           | 100%                                                | -0.55                              | 18.0%                                  |
| V <sub>CCO</sub> + 0.60           | 100%                                                | -0.60                              | 13.0%                                  |
| V <sub>CCO</sub> + 0.65           | 100%                                                | -0.65                              | 10.8%                                  |
| V <sub>CCO</sub> + 0.70           | 92%                                                 | -0.70                              | 9.0%                                   |
| V <sub>CCO</sub> + 0.75           | 92%                                                 | -0.75                              | 7.0%                                   |
| V <sub>CCO</sub> + 0.80           | 92%                                                 | -0.80                              | 6.0%                                   |
| V <sub>CCO</sub> + 0.85           | 92%                                                 | -0.85                              | 5.0%                                   |
| V <sub>CCO</sub> + 0.90           | 92%                                                 | -0.90                              | 4.0%                                   |
| V <sub>CCO</sub> + 0.95           | 92%                                                 | -0.95                              | 2.5%                                   |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. For UI smaller than 20 μs.
- 3. For the -1M devices, the temperature limits are -55°C to 125°C.



 $\it Table~5: V_{IN}~Maximum~Allowed~AC~Voltage~Overshoot~and~Undershoot~for~HP~I/O~Banks$ 

| AC Voltage Overshoot <sup>1</sup> | % of UI <sup>2</sup> at –40°C to 100°C | AC Voltage Undershoot <sup>1</sup> | % of UI <sup>2</sup> at -40°C to 100°C |
|-----------------------------------|----------------------------------------|------------------------------------|----------------------------------------|
| V <sub>CCO</sub> + 0.30           | 100%                                   | -0.30                              | 100%                                   |
| V <sub>CCO</sub> + 0.35           | 100%                                   | -0.35                              | 100%                                   |
| V <sub>CCO</sub> + 0.40           | 92%                                    | -0.40                              | 92%                                    |
| V <sub>CCO</sub> + 0.45           | 50%                                    | -0.45                              | 50%                                    |
| V <sub>CCO</sub> + 0.50           | 20%                                    | -0.50                              | 20%                                    |
| V <sub>CCO</sub> + 0.55           | 10%                                    | -0.55                              | 10%                                    |
| V <sub>CCO</sub> + 0.60           | 6%                                     | -0.60                              | 6%                                     |
| V <sub>CCO</sub> + 0.65           | 2%                                     | -0.65                              | 2%                                     |
| V <sub>CCO</sub> + 0.70           | 2%                                     | -0.70                              | 2%                                     |

- 1. A total of 200 mA per bank should not be exceeded.
- 2. For UI smaller than 20 μs.
- 3. For the -1M devices, the temperature limits are -55°C to 125°C.

# **Quiescent Supply Current**

**Table 6: Typical Quiescent Supply Current** 

|                        |                                                |             | Speed ( | Grade and   | V <sub>CCINT</sub> Op | erating V | oltages |       |
|------------------------|------------------------------------------------|-------------|---------|-------------|-----------------------|-----------|---------|-------|
| Symbol                 | Description <sup>1, 2, 3</sup>                 | Device      | 0.90V   | 0.90V 0.85V |                       | 0.72V     |         | Units |
|                        |                                                |             | -3      | -2          | -1                    | -2        | -1      |       |
| I <sub>CCINTQ</sub>    | Quiescent V <sub>CCINT</sub> supply current    | XCKU3P      | 1242    | 1181        | 1181                  | 1037      | 1037    | mA    |
|                        |                                                | XCKU5P      | 1242    | 1181        | 1181                  | 1037      | 1037    | mA    |
|                        |                                                | XCKU9P      | 1592    | 1523        | 1523                  | 1356      | 1356    | mA    |
|                        |                                                | XCKU11P     | 1780    | 1693        | 1693                  | 1486      | 1486    | mA    |
|                        |                                                | XCKU13P     | 1950    | 1864        | 1864                  | 1658      | 1658    | mA    |
|                        |                                                | XCKU15P     | 2677    | 2559        | 2559                  | 2275      | 2275    | mA    |
|                        |                                                | XCKU19P     | 6784    | 6480        | 6480                  | 5758      | 5758    | mA    |
|                        |                                                | XQKU5P      | N/A     | 1181        | 1181                  | N/A       | 1037    | mA    |
|                        |                                                | XQKU15P     | N/A     | 2559        | 2559                  | N/A       | 2275    | mA    |
| I <sub>CCINT_IOQ</sub> | Quiescent V <sub>CCINT_IO</sub> supply current | XCKU3P      | 61      | 59          | 59                    | 59        | 59      | mA    |
|                        |                                                | XCKU5P      | 61      | 59          | 59                    | 59        | 59      | mA    |
|                        |                                                | XCKU9P      | 61      | 59          | 59                    | 59        | 59      | mA    |
|                        |                                                | XCKU11P     | 120     | 115         | 115                   | 115       | 115     | mA    |
|                        |                                                | XCKU13P     | 61      | 59          | 59                    | 59        | 59      | mA    |
|                        |                                                | XCKU15P     | 164     | 158         | 158                   | 158       | 158     | mA    |
|                        |                                                | XCKU19P     | 234     | 226         | 226                   | 226       | 226     | mA    |
|                        |                                                | XQKU5P      | N/A     | 59          | 59                    | N/A       | 59      | mA    |
|                        |                                                | XQKU15P     | N/A     | 158         | 158                   | N/A       | 158     | mA    |
| I <sub>CCOQ</sub>      | Quiescent V <sub>CCO</sub> supply current      | All devices | 1       | 1           | 1                     | 1         | 1       | mA    |



### Table 6: Typical Quiescent Supply Current (cont'd)

|                        | Description <sup>1, 2, 3</sup>                 |         | Speed ( | Grade and | V <sub>CCINT</sub> O | perating V | oltages |       |
|------------------------|------------------------------------------------|---------|---------|-----------|----------------------|------------|---------|-------|
| Symbol                 |                                                | Device  | 0.90V   | 0.8       | 85V                  | 0.7        | 72V     | Units |
|                        |                                                |         | -3      | -2        | -1                   | -2         | -1      |       |
| I <sub>CCAUXQ</sub>    | Quiescent V <sub>CCAUX</sub> supply current    | XCKU3P  | 153     | 153       | 153                  | 153        | 153     | mA    |
|                        |                                                | XCKU5P  | 153     | 153       | 153                  | 153        | 153     | mA    |
|                        |                                                | XCKU9P  | 227     | 227       | 227                  | 227        | 227     | mA    |
|                        |                                                | XCKU11P | 255     | 255       | 255                  | 255        | 255     | mA    |
|                        |                                                | XCKU13P | 266     | 266       | 266                  | 266        | 266     | mA    |
|                        |                                                | XCKU15P | 396     | 396       | 396                  | 396        | 396     | mA    |
|                        |                                                | XCKU19P | 735     | 735       | 735                  | 735        | 735     | mA    |
|                        |                                                | XQKU5P  | N/A     | 153       | 153                  | N/A        | 153     | mA    |
|                        |                                                | XQKU15P | N/A     | 396       | 396                  | N/A        | 396     | mA    |
| I <sub>CCAUX_IOQ</sub> | Quiescent V <sub>CCAUX_IO</sub> supply current | XCKU3P  | 32      | 32        | 32                   | 32         | 32      | mA    |
|                        |                                                | XCKU5P  | 32      | 32        | 32                   | 32         | 32      | mA    |
|                        |                                                | XCKU9P  | 33      | 33        | 33                   | 33         | 33      | mA    |
|                        |                                                | XCKU11P | 56      | 56        | 56                   | 56         | 56      | mA    |
|                        |                                                | XCKU13P | 33      | 33        | 33                   | 33         | 33      | mA    |
|                        |                                                | XCKU15P | 74      | 74        | 74                   | 74         | 74      | mA    |
|                        |                                                | XCKU19P | 100     | 100       | 100                  | 100        | 100     | mA    |
|                        |                                                | XQKU5P  | N/A     | 32        | 32                   | N/A        | 32      | mA    |
|                        |                                                | XQKU15P | N/A     | 74        | 74                   | N/A        | 74      | mA    |
| I <sub>CCBRAMQ</sub>   | Quiescent V <sub>CCBRAM</sub> supply current   | XCKU3P  | 18      | 17        | 17                   | 17         | 17      | mA    |
|                        |                                                | XCKU5P  | 18      | 17        | 17                   | 17         | 17      | mA    |
|                        |                                                | XCKU9P  | 25      | 24        | 24                   | 24         | 24      | mA    |
|                        |                                                | XCKU11P | 23      | 22        | 22                   | 22         | 22      | mA    |
|                        |                                                | XCKU13P | 29      | 28        | 28                   | 28         | 28      | mA    |
|                        |                                                | XCKU15P | 37      | 35        | 35                   | 35         | 35      | mA    |
|                        |                                                | XCKU19P | 66      | 63        | 63                   | 63         | 63      | mA    |
|                        |                                                | XQKU5P  | N/A     | 17        | 17                   | N/A        | 17      | mA    |
|                        |                                                | XQKU15P | N/A     | 74        | 74                   | N/A        | 74      | mA    |

- 1. Typical values are specified at nominal voltage, 85°C junction temperatures  $(T_j)$  with single-ended SelectIO<sup>TM</sup> resources.
- 2. Typical values are for blank configured devices with no output current loads, no active input pull-up resistors, and all I/O pins are 3-state and floating.
- 3. Use the Xilinx® Power Estimator (XPE) spreadsheet tool (download at www.xilinx.com/power) to estimate static power consumption for conditions or supplies other than those specified.



# **Power Supply Sequencing**

# Power-On/Off Power Supply Sequencing

The recommended power-on sequence is  $V_{CCINT}$ ,  $V_{CCINT\_IO}/V_{CCBRAM}$ ,  $V_{CCAUX}/V_{CCAUX\_IO}$ , and  $V_{CCO}$  to achieve minimum current draw and ensure that the I/Os are 3-stated at power-on. The recommended power-off sequence is the reverse of the power-on sequence. If  $V_{CCINT}$  and  $V_{CCINT\_IO}/V_{CCBRAM}$  have the same recommended voltage levels, they can be powered by the same supply and ramped simultaneously.  $V_{CCINT\_IO}$  must be connected to  $V_{CCBRAM}$ . If  $V_{CCAUX}/V_{CCAUX\_IO}$  and  $V_{CCO}$  have the same recommended voltage levels, they can be powered by the same supply and ramped simultaneously.  $V_{CCAUX}$  and  $V_{CCAUX\_IO}$  must be connected together.  $V_{CCADC}$  and  $V_{REF}$  can be powered at any time and have no power-up sequencing requirements.

The recommended power-on sequence to achieve minimum current draw for the GTH or GTY transceivers is  $V_{CCINT}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{MGTAVCC}$ ,  $V_{CCINT}$ ,  $V_{MGTAVTT}$ . There is no recommended sequencing for  $V_{MGTAVCC}$  and  $V_{CCINT}$  can be ramped simultaneously. The recommended power-off sequence is the reverse of the power-on sequence to achieve minimum current draw. If these recommended sequences are not met, current drawn from  $V_{MGTAVTT}$  can be higher than specifications during power-up and power-down.

### **Power Supply Requirements**

Table 7 shows the minimum current, in addition to  $I_{CCQ}$  maximum, required by each Kintex UltraScale+ FPGA for proper power-on and configuration. If these current minimums are met, the device powers on after all supplies have passed through their power-on reset threshold voltages. The device must not be configured until after  $V_{CCINT}$  is applied. Once initialized and configured, use the Xilinx Power Estimator (XPE) tools to estimate current drain on these supplies. The XPE spreadsheet tool (download at https://www.xilinx.com/power) is also used to estimate power-on current for all supplies.

Table 7: Power-on Current by Device

| Device             | I <sub>CCINTMIN</sub>      | I <sub>CCINT_IOMIN</sub> + I <sub>CCBRAMMIN</sub>    | I <sub>CCOMIN</sub>     | I <sub>CCAUXMIN</sub> + I <sub>CCAUX_IOMIN</sub>   | Units |
|--------------------|----------------------------|------------------------------------------------------|-------------------------|----------------------------------------------------|-------|
| XCKU3P             | I <sub>CCINTQ</sub> + 770  | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 229  | I <sub>CCOQ</sub> + 50  | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 386 | mA    |
| XCKU5P<br>XQKU5P   | I <sub>CCINTQ</sub> + 770  | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 305  | I <sub>CCOQ</sub> + 50  | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 515 | mA    |
| XCKU9P             | I <sub>CCINTQ</sub> + 1800 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 600  | I <sub>CCOQ</sub> + 50  | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 650 | mA    |
| XCKU11P            | I <sub>CCINTQ</sub> + 1961 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 654  | I <sub>CCOQ</sub> + 55  | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 709 | mA    |
| XCKU13P            | I <sub>CCINTQ</sub> + 2242 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 748  | I <sub>CCOQ</sub> + 63  | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 810 | mA    |
| XCKU15P<br>XQKU15P | I <sub>CCINTQ</sub> + 3433 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 1145 | I <sub>CCOQ</sub> + 96  | $I_{CCAUXQ} + I_{CCAUX\_IOQ} + 1240$               | mA    |
| XCKU19P            | I <sub>CCINTQ</sub> + 5225 | I <sub>CCBRAMQ</sub> + I <sub>CCINT_IOQ</sub> + 1751 | I <sub>CCOQ</sub> + 131 | I <sub>CCAUXQ</sub> + I <sub>CCAUX_IOQ</sub> + 915 | mA    |



**Table 8: Power Supply Ramp Time** 

| Symbol                 | Description                                         | Min | Max | Units |
|------------------------|-----------------------------------------------------|-----|-----|-------|
| T <sub>VCCINT</sub>    | Ramp time from GND to 95% of V <sub>CCINT</sub>     | 0.2 | 40  | ms    |
| T <sub>VCCINT_IO</sub> | Ramp time from GND to 95% of V <sub>CCINT_IO</sub>  | 0.2 | 40  | ms    |
| T <sub>VCCO</sub>      | Ramp time from GND to 95% of V <sub>CCO</sub>       | 0.2 | 40  | ms    |
| T <sub>VCCAUX</sub>    | Ramp time from GND to 95% of V <sub>CCAUX</sub>     | 0.2 | 40  | ms    |
| T <sub>VCCBRAM</sub>   | Ramp time from GND to 95% of V <sub>CCBRAM</sub>    | 0.2 | 40  | ms    |
| T <sub>MGTAVCC</sub>   | Ramp time from GND to 95% of V <sub>MGTAVCC</sub>   | 0.2 | 40  | ms    |
| T <sub>MGTAVTT</sub>   | Ramp time from GND to 95% of V <sub>MGTAVTT</sub>   | 0.2 | 40  | ms    |
| T <sub>MGTVCCAUX</sub> | Ramp time from GND to 95% of V <sub>MGTVCCAUX</sub> | 0.2 | 40  | ms    |

# **DC Input and Output Levels**

Values for  $V_{IL}$  and  $V_{IH}$  are recommended input voltages. Values for  $I_{OL}$  and  $I_{OH}$  are guaranteed over the recommended operating conditions at the  $V_{OL}$  and  $V_{OH}$  test points. Only selected standards are tested. These are chosen to ensure that all standards meet their specifications. The selected standards are tested at a minimum  $V_{CCO}$  with the respective  $V_{OL}$  and  $V_{OH}$  voltage levels shown. Other standards are sample tested.



# I/O Levels

Table 9: SelectIO DC Input and Output Levels For HD I/O Banks

| I/O Standard <sup>1, 2</sup> |        | V <sub>IL</sub>          | V                        | IH                       | V <sub>OL</sub>             | V <sub>OH</sub>             | I <sub>OL</sub> | I <sub>OH</sub> |
|------------------------------|--------|--------------------------|--------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| 1/O Standard                 | V, Min | V, Max                   | V, Min                   | V, Max                   | V, Max                      | V, Min                      | mA              | mA              |
| HSTL_I                       | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> – 0.400    | 8.0             | -8.0            |
| HSTL_I_18                    | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | 8.0             | -8.0            |
| HSUL_12                      | -0.300 | V <sub>REF</sub> - 0.130 | V <sub>REF</sub> + 0.130 | V <sub>CCO</sub> + 0.300 | 20% V <sub>CCO</sub>        | 80% V <sub>CCO</sub>        | 0.1             | -0.1            |
| LVCMOS12                     | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 3          | Note 3          |
| LVCMOS15                     | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | Note 4          | Note 4          |
| LVCMOS18                     | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | Note 4          | Note 4          |
| LVCMOS25                     | -0.300 | 0.700                    | 1.700                    | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 4          | Note 4          |
| LVCMOS33                     | -0.300 | 0.800                    | 2.000                    | 3.400                    | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 4          | Note 4          |
| LVTTL                        | -0.300 | 0.800                    | 2.000                    | 3.400                    | 0.400                       | 2.400                       | Note 4          | Note 4          |
| SSTL12                       | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 14.25           | -14.25          |
| SSTL135                      | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 8.9             | -8.9            |
| SSTL135_II                   | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 13.0            | -13.0           |
| SSTL15                       | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 – 0.175 | V <sub>CCO</sub> /2 + 0.175 | 8.9             | -8.9            |
| SSTL15_II                    | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.175 | V <sub>CCO</sub> /2 + 0.175 | 13.0            | -13.0           |
| SSTL18_I                     | -0.300 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.470 | V <sub>CCO</sub> /2 + 0.470 | 8.0             | -8.0            |
| SSTL18_II                    | -0.300 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.600 | V <sub>CCO</sub> /2 + 0.600 | 13.4            | -13.4           |

- 1. Tested according to relevant specifications.
- Standards specified using the default I/O standard configuration. For details, see the UltraScale Architecture SelectIO Resources User Guide (UG571).
- 3. Supported drive strengths of 4, 8, or 12 mA in HD I/O banks.
- 4. Supported drive strengths of 4, 8, 12, or 16 mA in HD I/O banks.



Table 10: SelectIO DC Input and Output Levels for HP I/O Banks

| I/O Standard <sup>1, 2, 3</sup> |        | V <sub>IL</sub>          | V                        | IH                       | V <sub>OL</sub>             | V <sub>OH</sub>             | I <sub>OL</sub> | I <sub>OH</sub> |
|---------------------------------|--------|--------------------------|--------------------------|--------------------------|-----------------------------|-----------------------------|-----------------|-----------------|
| 1/O Standard 1/2/3              | V, Min | V, Max                   | V, Min                   | V, Max                   | V, Max                      | V, Min                      | mA              | mA              |
| HSTL_I                          | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | 5.8             | -5.8            |
| HSTL_I_12                       | -0.300 | V <sub>REF</sub> - 0.080 | V <sub>REF</sub> + 0.080 | V <sub>CCO</sub> + 0.300 | 25% V <sub>CCO</sub>        | 75% V <sub>CCO</sub>        | 4.1             | -4.1            |
| HSTL_I_18                       | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | 6.2             | -6.2            |
| HSUL_12                         | -0.300 | V <sub>REF</sub> - 0.130 | V <sub>REF</sub> + 0.130 | V <sub>CCO</sub> + 0.300 | 20% V <sub>CCO</sub>        | 80% V <sub>CCO</sub>        | 0.1             | -0.1            |
| LVCMOS12                        | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.400                       | V <sub>CCO</sub> - 0.400    | Note 4          | Note 4          |
| LVCMOS15                        | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | Note 5          | Note 5          |
| LVCMOS18                        | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | Note 5          | Note 5          |
| LVDCI_15                        | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | 7.0             | -7.0            |
| LVDCI_18                        | -0.300 | 35% V <sub>CCO</sub>     | 65% V <sub>CCO</sub>     | V <sub>CCO</sub> + 0.300 | 0.450                       | V <sub>CCO</sub> - 0.450    | 7.0             | -7.0            |
| SSTL12                          | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 8.0             | -8.0            |
| SSTL135                         | -0.300 | V <sub>REF</sub> - 0.090 | V <sub>REF</sub> + 0.090 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.150 | V <sub>CCO</sub> /2 + 0.150 | 9.0             | -9.0            |
| SSTL15                          | -0.300 | V <sub>REF</sub> - 0.100 | V <sub>REF</sub> + 0.100 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.175 | V <sub>CCO</sub> /2 + 0.175 | 10.0            | -10.0           |
| SSTL18_I                        | -0.300 | V <sub>REF</sub> - 0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCO</sub> + 0.300 | V <sub>CCO</sub> /2 - 0.470 | V <sub>CCO</sub> /2 + 0.470 | 7.0             | -7.0            |
| MIPI_DPHY_ DCI_LP <sup>6</sup>  | -0.300 | 0.550                    | 0.880 <sup>7</sup>       | V <sub>CCO</sub> + 0.300 | 0.050                       | 1.100                       | 0.01            | -0.01           |

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).
- 3. POD10 and POD12 DC input and output levels are shown in Table 11, Table 16, and Table 17.
- 4. Supported drive strengths of 2, 4, 6, or 8 mA in HP I/O banks.
- 5. Supported drive strengths of 2, 4, 6, 8, or 12 mA in HP I/O banks.
- 6. Low-power option for MIPI\_DPHY\_DCI.
- When operating at data rates of 1.5 Gb/s to 2.5 Gb/s, the minimum V<sub>IH</sub> is 0.790V. These data rates, outlined in Table 25 are supported for XC devices only.

Table 11: DC Input Levels for Single-ended POD10 and POD12 I/O Standards

| I/O Standard <sup>1, 2</sup> | V      | IL                       | $V_IH$                   |                          |  |  |
|------------------------------|--------|--------------------------|--------------------------|--------------------------|--|--|
| 1/O Standard                 | V, Min | V, Max                   | V, Min                   | V, Max                   |  |  |
| POD10                        | -0.300 | V <sub>REF</sub> - 0.068 | V <sub>REF</sub> + 0.068 | V <sub>CCO</sub> + 0.300 |  |  |
| POD12                        | -0.300 | V <sub>REF</sub> - 0.068 | V <sub>REF</sub> + 0.068 | V <sub>CCO</sub> + 0.300 |  |  |

- Tested according to relevant specifications.
- Standards specified using the default I/O standard configuration. For details, see the UltraScale Architecture SelectIO Resources User Guide (UG571).



### Table 12: Differential SelectIO DC Input and Output Levels

| I/O Standard                       | V <sub>ICM</sub> (V) <sup>1</sup> |       | V <sub>ID</sub> (V) <sup>2</sup> |       | V <sub>ILHS</sub> <sup>3</sup> | V <sub>IHHS</sub> <sup>3</sup> | V <sub>OCM</sub> (V) <sup>4</sup> |       | ) <mark>4</mark> | '     | V <sub>OD</sub> (V) <sup>5</sup> |       |       |       |
|------------------------------------|-----------------------------------|-------|----------------------------------|-------|--------------------------------|--------------------------------|-----------------------------------|-------|------------------|-------|----------------------------------|-------|-------|-------|
| 1/O Standard                       | Min                               | Тур   | Max                              | Min   | Тур                            | Max                            | Min                               | Max   | Min              | Тур   | Max                              | Min   | Тур   | Max   |
| SUB_LVDS <sup>8</sup>              | 0.500                             | 0.900 | 1.300                            | 0.070 | -                              | -                              | ı                                 | -     | 0.700            | 0.900 | 1.100                            | 0.100 | 0.150 | 0.200 |
| LVPECL                             | 0.300                             | 1.200 | 1.425                            | 0.100 | 0.350                          | 0.600                          | -                                 | 1     | -                | -     | -                                | -     | -     | -     |
| SLVS_400_18                        | 0.070                             | 0.200 | 0.330                            | 0.140 | -                              | 0.450                          | -                                 | -     | -                | -     | -                                | -     | -     | -     |
| SLVS_400_25                        | 0.070                             | 0.200 | 0.330                            | 0.140 | -                              | 0.450                          | -                                 | -     | -                | -     | -                                | -     | -     | -     |
| MIPI_DPHY_ DCI_HS <sup>9, 10</sup> | 0.070                             | -     | 0.330                            | 0.070 | -                              | ı                              | -0.040                            | 0.460 | 0.150            | 0.200 | 0.250                            | 0.140 | 0.200 | 0.270 |

### Notes:

- 1.  $V_{ICM}$  is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage  $(Q \overline{Q})$ .
- 3.  $V_{IHHS}$  and  $V_{ILHS}$  are the single-ended input high and low voltages, respectively.
- 4. V<sub>OCM</sub> is the output common mode voltage.
- 5.  $V_{OD}$  is the output differential voltage  $(Q \overline{Q})$ .
- 6. LVDS\_25 is specified in Table 18.
- 7. LVDS is specified in Table 19.
- 8. Only the SUB\_LVDS receiver is supported in HD I/O banks.
- 9. High-speed option for MIPI\_DPHY\_DCI. The  $V_{ID}$  maximum is aligned with the standard's specification. A higher  $V_{ID}$  is acceptable as long as the  $V_{IN}$  specification is also met.
- 10. When operating at data rates of 1.5 Gb/s to 2.5 Gb/s, the minimum  $V_{ID}$  is 0.040V. These data rates, outlined in Table 25 are supported for XC devices only.

Table 13: Complementary Differential SelectIO DC Input and Output Levels for HD I/O Banks

| I/O Standard    | '     | V <sub>ICM</sub> (V) | 1     | $V_{ID}$ | (V) <sup>2</sup> | V <sub>OL</sub> (V) <sup>3</sup> | V <sub>OH</sub> (V) <sup>4</sup> | I <sub>OL</sub> | I <sub>OH</sub> |
|-----------------|-------|----------------------|-------|----------|------------------|----------------------------------|----------------------------------|-----------------|-----------------|
| 1/O Standard    | Min   | Тур                  | Max   | Min      | Max              | Max                              | Min                              | mA              | mA              |
| DIFF_HSTL_I     | 0.300 | 0.750                | 1.125 | 0.100    | -                | 0.400                            | V <sub>CCO</sub> – 0.400         | 8.0             | -8.0            |
| DIFF_HSTL_I_18  | 0.300 | 0.900                | 1.425 | 0.100    | -                | 0.400                            | V <sub>CCO</sub> - 0.400         | 8.0             | -8.0            |
| DIFF_HSUL_12    | 0.300 | 0.600                | 0.850 | 0.100    | -                | 20% V <sub>CCO</sub>             | 80% V <sub>CCO</sub>             | 0.1             | -0.1            |
| DIFF_SSTL12     | 0.300 | 0.600                | 0.850 | 0.100    | -                | (V <sub>CCO</sub> /2) - 0.150    | (V <sub>CCO</sub> /2) + 0.150    | 14.25           | -14.25          |
| DIFF_SSTL135    | 0.300 | 0.675                | 1.000 | 0.100    | -                | (V <sub>CCO</sub> /2) - 0.150    | (V <sub>CCO</sub> /2) + 0.150    | 8.9             | -8.9            |
| DIFF_SSTL135_II | 0.300 | 0.675                | 1.000 | 0.100    | -                | (V <sub>CCO</sub> /2) - 0.150    | (V <sub>CCO</sub> /2) + 0.150    | 13.0            | -13.0           |
| DIFF_SSTL15     | 0.300 | 0.750                | 1.125 | 0.100    | -                | (V <sub>CCO</sub> /2) – 0.175    | (V <sub>CCO</sub> /2) + 0.175    | 8.9             | -8.9            |
| DIFF_SSTL15_II  | 0.300 | 0.750                | 1.125 | 0.100    | -                | (V <sub>CCO</sub> /2) - 0.175    | (V <sub>CCO</sub> /2) + 0.175    | 13.0            | -13.0           |
| DIFF_SSTL18_I   | 0.300 | 0.900                | 1.425 | 0.100    | -                | (V <sub>CCO</sub> /2) - 0.470    | (V <sub>CCO</sub> /2) + 0.470    | 8.0             | -8.0            |
| DIFF_SSTL18_II  | 0.300 | 0.900                | 1.425 | 0.100    | -                | (V <sub>CCO</sub> /2) – 0.600    | (V <sub>CCO</sub> /2) + 0.600    | 13.4            | -13.4           |

- 1.  $V_{ICM}$  is the input common mode voltage.
- 2.  $V_{ID}$  is the input differential voltage.
- 3.  $V_{OL}$  is the single-ended low-output voltage.
- 4. V<sub>OH</sub> is the single-ended high-output voltage.



Table 14: Complementary Differential SelectIO DC Input and Output Levels for HP I/O Banks

| I/O Standard <sup>1</sup> | ,                             | V <sub>ICM</sub> (V) | 2                             | V <sub>ID</sub> | (V) <sup>3</sup> | V <sub>OL</sub> (V) <sup>4</sup> | V <sub>OH</sub> (V) <sup>5</sup> | I <sub>OL</sub> | I <sub>OH</sub> |
|---------------------------|-------------------------------|----------------------|-------------------------------|-----------------|------------------|----------------------------------|----------------------------------|-----------------|-----------------|
| 1/O Standard              | Min                           | Тур                  | Max                           | Min             | Max              | Max                              | Min                              | mA              | mA              |
| DIFF_HSTL_I               | 0.680                         | V <sub>cco</sub> /2  | (V <sub>CCO</sub> /2) + 0.150 | 0.100           | -                | 0.400                            | V <sub>CCO</sub> – 0.400         | 5.8             | -5.8            |
| DIFF_HSTL_I_12            | 0.400 x V <sub>CCO</sub>      | V <sub>CCO</sub> /2  | 0.600 x V <sub>CCO</sub>      | 0.100           | -                | 0.250 x V <sub>CCO</sub>         | 0.750 x V <sub>CCO</sub>         | 4.1             | -4.1            |
| DIFF_HSTL_I_18            | (V <sub>CCO</sub> /2) – 0.175 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.175 | 0.100           | -                | 0.400                            | V <sub>CCO</sub> - 0.400         | 6.2             | -6.2            |
| DIFF_HSUL_12              | (V <sub>CCO</sub> /2) - 0.120 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.120 | 0.100           | -                | 20% V <sub>CCO</sub>             | 80% V <sub>CCO</sub>             | 0.1             | -0.1            |
| DIFF_SSTL12               | (V <sub>CCO</sub> /2) - 0.150 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.150 | 0.100           | -                | (V <sub>CCO</sub> /2) – 0.150    | (V <sub>CCO</sub> /2) + 0.150    | 8.0             | -8.0            |
| DIFF_SSTL135              | (V <sub>CCO</sub> /2) - 0.150 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.150 | 0.100           | -                | (V <sub>CCO</sub> /2) – 0.150    | (V <sub>CCO</sub> /2) + 0.150    | 9.0             | -9.0            |
| DIFF_SSTL15               | (V <sub>CCO</sub> /2) – 0.175 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.175 | 0.100           | -                | (V <sub>CCO</sub> /2) – 0.175    | (V <sub>CCO</sub> /2) + 0.175    | 10.0            | -10.0           |
| DIFF_SSTL18_I             | (V <sub>CCO</sub> /2) – 0.175 | V <sub>CCO</sub> /2  | (V <sub>CCO</sub> /2) + 0.175 | 0.100           | -                | (V <sub>CCO</sub> /2) – 0.470    | (V <sub>CCO</sub> /2) + 0.470    | 7.0             | -7.0            |

- 1. DIFF\_POD10 and DIFF\_POD12 HP I/O bank specifications are shown in Table 15, Table 16, Table 17.
- V<sub>ICM</sub> is the input common mode voltage.
- 3. V<sub>ID</sub> is the input differential voltage.
- 4.  $V_{OL}$  is the single-ended low-output voltage.
- 5. V<sub>OH</sub> is the single-ended high-output voltage.

### Table 15: DC Input Levels for Differential POD10 and POD12 I/O Standards

| I/O Standard <sup>1, 2</sup> |      | V <sub>ICM</sub> (V) | V <sub>ID</sub> (V) |      |     |  |
|------------------------------|------|----------------------|---------------------|------|-----|--|
| 1/O Standard                 | Min  | Тур                  | Max                 | Min  | Max |  |
| DIFF_POD10                   | 0.63 | 0.70                 | 0.77                | 0.14 | -   |  |
| DIFF_POD12                   | 0.76 | 0.84                 | 0.92                | 0.16 | -   |  |

### Notes:

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

### Table 16: DC Output Levels for Single-ended and Differential POD10 and POD12 Standards

| Symbol          | Description <sup>1, 2</sup> | V <sub>OUT</sub>                              | Min | Тур | Max | Units |
|-----------------|-----------------------------|-----------------------------------------------|-----|-----|-----|-------|
| R <sub>OL</sub> | Pull-down resistance        | V <sub>OM_DC</sub> (as described in Table 17) | 36  | 40  | 44  | Ω     |
| R <sub>OH</sub> | Pull-up resistance          | V <sub>OM_DC</sub> (as described in Table 17) | 36  | 40  | 44  | Ω     |

#### Notes:

- 1. Tested according to relevant specifications.
- 2. Standards specified using the default I/O standard configuration. For details, see the *UltraScale Architecture SelectIO Resources User Guide* (UG571).

# *Table 17:* Definitions for DC Output Levels for Single-ended and Differential POD10 and POD12 Standards

| Symbol       | Description                                              | All Speed Grades       | Units |
|--------------|----------------------------------------------------------|------------------------|-------|
| $V_{OM\_DC}$ | DC output Mid measurement level (for IV curve linearity) | 0.8 x V <sub>CCO</sub> | V     |



# LVDS DC Specifications (LVDS\_25)

The LVDS\_25 standard is available in the HD I/O banks. See the *UltraScale Architecture SelectIO Resources User Guide* (UG571) for more information.

Table 18: LVDS\_25 DC Specifications

| Symbol                        | DC Parameter                                                                                         | Min   | Тур   | Max              | Units |
|-------------------------------|------------------------------------------------------------------------------------------------------|-------|-------|------------------|-------|
| V <sub>CCO</sub> <sup>1</sup> | Supply voltage                                                                                       | 2.375 | 2.500 | 2.625            | V     |
| V <sub>IDIFF</sub>            | Differential input voltage: $(Q - \overline{Q}), Q = High$ $(\overline{Q} - Q), \overline{Q} = High$ | 100   | 350   | 600 <sup>2</sup> | mV    |
| V <sub>ICM</sub>              | Input common-mode voltage                                                                            | 0.300 | 1.200 | 1.425            | V     |

#### Notes:

- LVDS\_25 in HD I/O banks supports inputs only. LVDS\_25 inputs without internal termination have no V<sub>CCO</sub> requirements. Any V<sub>CCO</sub> can be chosen as long as the input voltage levels do not violate the *Recommended Operating Condition* (Table 2) specification for the V<sub>IN</sub> I/O pin voltage.
- 2. Maximum  $V_{IDIFF}$  value is specified for the maximum  $V_{ICM}$  specification. With a lower  $V_{ICM}$ , a higher  $V_{DIFF}$  is tolerated only when the recommended operating conditions and overshoot/undershoot  $V_{IN}$  specifications are maintained.

# LVDS DC Specifications (LVDS)

The LVDS standard is available in the HP I/O banks. See the *UltraScale Architecture SelectIO Resources User Guide* (UG571) for more information.

Table 19: LVDS DC Specifications

| Symbol                           | DC Parameter                                                                                               | Conditions                                               | Min   | Тур   | Max              | Units |
|----------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-------|-------|------------------|-------|
| V <sub>CCO</sub> <sup>1</sup>    | Supply voltage                                                                                             |                                                          | 1.710 | 1.800 | 1.890            | V     |
| V <sub>ODIFF</sub> <sup>2</sup>  | Differential output voltage: $(Q - \overline{Q}), Q = High$ $(\overline{Q} - Q), \overline{Q} = High$      | $R_T$ = 100 $\Omega$ across Q and $\overline{Q}$ signals | 247   | 350   | 454              | mV    |
| V <sub>OCM</sub> <sup>2</sup>    | Output common-mode voltage                                                                                 | $R_T = 100\Omega$ across Q and $\overline{Q}$ signals    | 1.000 | 1.250 | 1.425            | V     |
| V <sub>IDIFF</sub> <sup>3</sup>  | Differential input voltage:<br>$(Q - \overline{Q}), Q = High$<br>$(\overline{Q} - Q), \overline{Q} = High$ |                                                          | 100   | 350   | 600 <sup>3</sup> | mV    |
| V <sub>ICM_DC</sub> <sup>4</sup> | Input common-mode voltage (DC coup                                                                         | 0.300                                                    | 1.200 | 1.425 | ٧                |       |
| V <sub>ICM_AC</sub> <sup>5</sup> | Input common-mode voltage (AC coupl                                                                        | 0.600                                                    | -     | 1.100 | V                |       |

- 1. In HP I/O banks, when LVDS is used with input-only functionality, it can be placed in a bank where the  $V_{CCO}$  levels are different from the specified level only if internal differential termination is not used. In this scenario,  $V_{CCO}$  must be chosen to ensure the input pin voltage levels do not violate the Recommended Operating Condition (Table 2) specification for the  $V_{IN}$  I/O pin voltage.
- 2. V<sub>OCM</sub> and V<sub>ODIFF</sub> values are for LVDS\_PRE\_EMPHASIS = FALSE.
- 3. Maximum  $V_{IDIFF}$  value is specified for the maximum  $V_{ICM}$  specification. With a lower  $V_{ICM}$ , a higher  $V_{DIFF}$  is tolerated only when the recommended operating conditions and overshoot/undershoot  $V_{IN}$  specifications are maintained.
- 4. Input common mode voltage for DC coupled configurations. EQUALIZATION = EQ\_NONE (Default).
- 5. External input common mode voltage specification for AC coupled configurations. EQUALIZATION = EQ\_LEVEL0, EQ\_LEVEL1, EQ\_LEVEL2, EQ\_LEVEL3, EQ\_LEVEL4.



# **AC Switching Characteristics**

All values represented in this data sheet are based on the speed specifications in the Vivado® Design Suite as outlined in the following table.

Table 20: Speed Specification Version By Device

| 2020.2.2 | Device                                                                   |
|----------|--------------------------------------------------------------------------|
| 1.28     | XCKU3P, XCKU5P, XCKU9P, XCKU11P, XCKU13P, and XCKU15P<br>XQKU5P, XQKU15P |
| 1.32     | XCKU19P                                                                  |

Switching characteristics are specified on a per-speed-grade basis and can be designated as Advance, Preliminary, or Production. Each designation is defined as follows:

- Advance Product Specification: These specifications are based on simulations only and are typically available soon after device design specifications are frozen. Although speed grades with this designation are considered relatively stable and conservative, some under-reporting might still occur.
- **Preliminary Product Specification:** These specifications are based on complete ES (engineering sample) silicon characterization. Devices and speed grades with this designation are intended to give a better indication of the expected performance of production silicon. The probability of under-reporting delays is greatly reduced as compared to Advance data.
- Product Specification: These specifications are released once enough production silicon of a particular
  device family member has been characterized to provide full correlation between specifications and devices
  over numerous production lots. There is no under-reporting of delays, and customers receive formal
  notification of any subsequent changes. Typically, the slowest speed grades transition to production before
  faster speed grades.

### **Testing of AC Switching Characteristics**

Internal timing parameters are derived from measuring internal test patterns. All AC switching characteristics are representative of worst-case supply voltage and junction temperature conditions.

For more specific, more precise, and worst-case guaranteed data, use the values reported by the static timing analyzer and back-annotate to the simulation net list. Unless otherwise noted, values apply to all Kintex UltraScale+ FPGAs.

### **Speed Grade Designations**

Since individual family members are produced at different times, the migration from one category to another depends completely on the status of the fabrication process for each device. Table 21 correlates the current status of the Kintex UltraScale+ FPGAs on a per speed grade basis.



### **Table 21:** Speed Grade Designations by Device

| Doviso   | Speed Grade, Temperature Ranges, and V <sub>CCINT</sub> Operating Voltages |             |                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |
|----------|----------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Device — | Advance                                                                    | Preliminary | Production                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
| XCKU3P   |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V) -2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V) -1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V) -2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> -2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>             |  |  |  |  |  |  |  |  |  |
| XCKU5P   |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V)<br>-2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V)<br>-1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V)<br>-2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup><br>-2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> |  |  |  |  |  |  |  |  |  |
| XCKU9P   |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V)<br>-2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V)<br>-1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V)<br>-2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup><br>-2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> |  |  |  |  |  |  |  |  |  |
| XCKU11P  |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V) -2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V) -1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V) -2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> -2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>             |  |  |  |  |  |  |  |  |  |
| XCKU13P  |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V) -2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V) -1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V) -2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> -2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>             |  |  |  |  |  |  |  |  |  |
| XCKU15P  |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V)<br>-2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V)<br>-1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V)<br>-2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup><br>-2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> |  |  |  |  |  |  |  |  |  |
| XCKU19P  |                                                                            |             | -3E (V <sub>CCINT</sub> = 0.90V) -2E (V <sub>CCINT</sub> = 0.85V), -2I (V <sub>CCINT</sub> = 0.85V) -1E (V <sub>CCINT</sub> = 0.85V), -1I (V <sub>CCINT</sub> = 0.85V) -2LE (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> -2LE (V <sub>CCINT</sub> = 0.72V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>             |  |  |  |  |  |  |  |  |  |
| XQKU5P   |                                                                            |             | -2I (V <sub>CCINT</sub> = 0.85V)<br>-1I (V <sub>CCINT</sub> = 0.85V), -1M (V <sub>CCINT</sub> = 0.85V)<br>-1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| XQKU15P  |                                                                            |             | -2I (V <sub>CCINT</sub> = 0.85V)<br>-1I (V <sub>CCINT</sub> = 0.85V), -1M (V <sub>CCINT</sub> = 0.85V)<br>-1LI (V <sub>CCINT</sub> = 0.85V) <sup>1</sup> , -1LI (V <sub>CCINT</sub> = 0.72V) <sup>1</sup>                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |

### Notes:

1. The lowest power -1L and -2L devices, where  $V_{CCINT}$  = 0.72V, are listed in the Vivado Design Suite as -1LV and -2LV, respectively. Otherwise, the -1L and -2L devices, where  $V_{CCINT}$  = 0.85V, are listed in the Vivado Design Suite as -1L and -2L, respectively.



### **Production Silicon and Software Status**

In some cases, a particular family member (and speed grade) is released to production before a speed specification is released with the correct label (Advance, Preliminary, Production). Any labeling discrepancies are corrected in subsequent speed specification releases.

Table 22 lists the production released Kintex UltraScale+ FPGA, speed grade, and the minimum corresponding supported speed specification version and Vivado software revisions. The Vivado software and speed specifications listed are the minimum releases required for production. All subsequent releases of software and speed specifications are valid.

Table 22: Kintex UltraScale+ FPGA Device Production Software and Speed Specification Release

|         |                             | Speed G        | rade and V <sub>CCI</sub> | <sub>NT</sub> Operati       | ng Voltages <sup>1</sup>       |                |                                |  |  |  |  |  |
|---------|-----------------------------|----------------|---------------------------|-----------------------------|--------------------------------|----------------|--------------------------------|--|--|--|--|--|
| Device  | 0.90V                       |                | 0.8                       | 5V                          |                                | 0              | .72V                           |  |  |  |  |  |
|         | -3                          | -2             | -1                        | -2L                         | -1L                            | -2L            | -1L                            |  |  |  |  |  |
| XCKU3P  | Vivado tools 2018.1 v1.19   | Vivado tools   | 2017.1 v1.10              | Vivado tools 2017.4 v1.17   |                                |                |                                |  |  |  |  |  |
| XCKU5P  | Vivado tools 2018.1 v1.19   | Vivado tools   | 2017.1 v1.10              | Vivado tools 2017.4 v1.17   |                                |                |                                |  |  |  |  |  |
| XCKU9P  | Vivado tools 2018.2.1 v1.21 | Vivado tools   | 2017.1 v1.10              | Vivado tools 2017.3.1 v1.16 |                                |                |                                |  |  |  |  |  |
| XCKU11P | Vivado tools 2018.1 v1.19   | Vivado tools   | 2017.3 v1.14              | Vivado tools 2017.4.1 v1.18 |                                |                |                                |  |  |  |  |  |
| XCKU13P | Vivado tools 2018.1 v1.19   | Vivado tools   | 2017.2 v1.12              |                             | Vivado tools 2                 | 2017.3.1 v1.16 |                                |  |  |  |  |  |
| XCKU15P | Vivado tools 2018.1 v1.19   | Vivado tools 2 | 2017.2.1 v1.13            |                             | Vivado tools                   | 2017.4 v1.17   |                                |  |  |  |  |  |
| XCKU19P | Vivado tools 2020.2.2 v1.32 | Vivado tools 2 | 2020.2.2 v1.32            |                             | Vivado tools 2                 | 2020.2.2 v1.32 |                                |  |  |  |  |  |
| XQKU5P  | N/A                         | Vivado tools 2 | 2018.3.1 v1.23            | N/A                         | Vivado tools<br>2018.3.1 v1.23 | N/A            | Vivado tools<br>2018.3.1 v1.23 |  |  |  |  |  |
| XQKU15P | N/A                         | Vivado tools 2 | 2018.3.1 v1.23            | N/A                         | Vivado tools<br>2018.3.1 v1.23 | N/A            | Vivado tools<br>2018.3.1 v1.23 |  |  |  |  |  |

#### Notes:

# **FPGA Logic Performance Characteristics**

This section provides the performance characteristics of some common functions and designs implemented in the Kintex UltraScale+ FPGAs. These values are subject to the same guidelines as the AC Switching Characteristics section.

In each of the following LVDS performance tables, the I/O bank type is either high performance (HP) or high density (HD).

In LVDS component mode:

- For the input/output registers in HP I/O banks, the Vivado tools limit clock frequencies to 312.9 MHz for all speed grades.
- For IDDR in HP I/O banks, Vivado tools limit clock frequencies to 625.0 MHz for all speed grades.
- For ODDR in HP I/O banks, Vivado tools limit clock frequencies to 625.0 MHz for all speed grades.

<sup>1.</sup> Blank entries indicate a device and/or speed grade in Advance or Preliminary status.



**Table 23: LVDS Component Mode Performance** 

|                                             |             |     | Spe  | ed Gra | de an | d V <sub>CCI</sub> | ит Оре | rating | y Volta | iges |      |         |
|---------------------------------------------|-------------|-----|------|--------|-------|--------------------|--------|--------|---------|------|------|---------|
| Description                                 | I/O<br>Bank | 0.9 | V0V  |        | 0.8   | 5V                 |        |        | 0.7     | '2V  |      | l lmita |
| Description                                 | Туре        | -   | 3    | -      | 2     | -                  | 1      | -      | 2       | -    | 1    | Units   |
|                                             |             | Min | Max  | Min    | Max   | Min                | Max    | Min    | Max     | Min  | Max  |         |
| LVDS TX DDR (OSERDES 4:1, 8:1)              | HP          | 0   | 1250 | 0      | 1250  | 0                  | 1250   | 0      | 1250    | 0    | 1250 | Mb/s    |
| LVDS TX SDR (OSERDES 2:1, 4:1)              | HP          | 0   | 625  | 0      | 625   | 0                  | 625    | 0      | 625     | 0    | 625  | Mb/s    |
| LVDS RX DDR (ISERDES 1:4, 1:8) <sup>1</sup> | HP          | 0   | 1250 | 0      | 1250  | 0                  | 1250   | 0      | 1250    | 0    | 1250 | Mb/s    |
| LVDS RX DDR                                 | HD          | 0   | 250  | 0      | 250   | 0                  | 250    | 0      | 250     | 0    | 250  | Mb/s    |
| LVDS RX SDR (ISERDES 1:2, 1:4) <sup>1</sup> | HP          | 0   | 625  | 0      | 625   | 0                  | 625    | 0      | 625     | 0    | 625  | Mb/s    |
| LVDS RX SDR                                 | HD          | 0   | 125  | 0      | 125   | 0                  | 125    | 0      | 125     | 0    | 125  | Mb/s    |

Table 24: LVDS Native Mode Performance

|                             |            |              |       | Sp                | eed Gr | ade ar            | nd V <sub>CCI</sub> | <sub>NT</sub> Ope | rating | Voltag            | jes   |                   |        |
|-----------------------------|------------|--------------|-------|-------------------|--------|-------------------|---------------------|-------------------|--------|-------------------|-------|-------------------|--------|
| Description <sup>1, 2</sup> | DATA_WIDTH | I/O          | 0.9   | 90V               |        | 0.8               | 35V                 |                   | 0.72V  |                   |       |                   | Units  |
| Description                 |            | Bank<br>Type |       |                   | -2     |                   | -1                  |                   | -      | 2                 | -1    |                   | Ullits |
|                             |            |              | Min   | Max               | Min    | Max               | Min                 | Max               | Min    | Max               | Min   | Max               |        |
| LVDS TX DDR                 | 4          | HP           | 375   | 1600              | 375    | 1600              | 375                 | 1600              | 375    | 1400              | 375   | 1260              | Mb/s   |
| (TX_BITSLICE)               | 8          |              | 375   | 1600              | 375    | 1600              | 375                 | 1600              | 375    | 1600              | 375   | 1600              | Mb/s   |
| LVDS TX SDR                 | 4          | HP           | 187.5 | 800               | 187.5  | 800               | 187.5               | 800               | 187.5  | 700               | 187.5 | 630               | Mb/s   |
| (TX_BITSLICE)               | 8          |              | 187.5 | 800               | 187.5  | 800               | 187.5               | 800               | 187.5  | 800               | 187.5 | 800               | Mb/s   |
| LVDS RX DDR                 | 4          | HP           | 375   | 1600 <sup>4</sup> | 375    | 1600 <sup>4</sup> | 375                 | 1600 <sup>4</sup> | 375    | 1400 <sup>4</sup> | 375   | 1260 <sup>4</sup> | Mb/s   |
| (RX_BITSLICE) <sup>3</sup>  | 8          |              | 375   | 1600 <sup>4</sup> | 375    | 1600 <sup>4</sup> | 375                 | 1600 <sup>4</sup> | 375    | 1600 <sup>4</sup> | 375   | 1600 <sup>4</sup> | Mb/s   |
| LVDS RX SDR                 | 4          | HP           | 187.5 | 800               | 187.5  | 800               | 187.5               | 800               | 187.5  | 700               | 187.5 | 630               | Mb/s   |
| (RX_BITSLICE) <sup>3</sup>  | 8          |              | 187.5 | 800               | 187.5  | 800               | 187.5               | 800               | 187.5  | 800               | 187.5 | 800               | Mb/s   |

- Native mode is supported through the High-Speed SelectIO Interface Wizard available with the Vivado Design Suite. The performance values assume a source-synchronous interface.
- 2. PLL settings can restrict the minimum allowable data rate. For example, when using the PLL with CLKOUTPHY\_MODE = VCO\_HALF the minimum frequency is PLL\_F<sub>VCOMIN</sub>/2.
- 3. LVDS receivers are typically bounded with certain applications to achieve maximum performance. Package skews are not included and should be removed through PCB routing.
- 4. Asynchronous receiver performance is limited to 1300 Mb/s for -3/-2 speed grades and to 1250 Mb/s for -1 speed grades.

<sup>1.</sup> LVDS receivers are typically bounded with certain applications to achieve maximum performance. Package skews are not included and should be removed through PCB routing.



Table 25: MIPI D-PHY Performance

|                                               | I/O  |                                                            | Speed G     | Speed Grade and V <sub>CCINT</sub> Operating Voltages |      |      |       |      |  |  |  |  |  |
|-----------------------------------------------|------|------------------------------------------------------------|-------------|-------------------------------------------------------|------|------|-------|------|--|--|--|--|--|
| Description                                   | Bank | Conditions <sup>1</sup>                                    | 0.90V 0.85V |                                                       | 85V  | 0.7  | Units |      |  |  |  |  |  |
| Туре                                          |      |                                                            | -3          | -2                                                    | -1   | -2   | -1    |      |  |  |  |  |  |
| Maximum MIPI D-PHY<br>transmitter or receiver |      |                                                            | 2500        | 2500                                                  | 2500 | 2500 | 1260  | Mb/s |  |  |  |  |  |
| data rate per lane                            |      | XC devices using Vivado tools<br>2019.1.1 through 2019.2.1 | 2500        | 2500                                                  | 1260 | 2500 | 1260  | Mb/s |  |  |  |  |  |
|                                               |      | XC devices using Vivado tools<br>2019.1 or earlier         | 1500        | 1500                                                  | 1260 | 1260 | 1260  | Mb/s |  |  |  |  |  |
|                                               |      | XQ devices                                                 | 1500        | 1500                                                  | 1260 | 1260 | 1260  | Mb/s |  |  |  |  |  |

Table 26: LVDS Native-Mode 1000BASE-X Support

|                          |               | s     | Speed Grade and V <sub>CCINT</sub> Operating Voltages |       |       |  |  |  |  |  |  |  |  |  |
|--------------------------|---------------|-------|-------------------------------------------------------|-------|-------|--|--|--|--|--|--|--|--|--|
| Description <sup>1</sup> | I/O Bank Type | 0.90V | 0.8                                                   | 0.72V |       |  |  |  |  |  |  |  |  |  |
|                          |               | -3    | -2                                                    | -1    | -2 -1 |  |  |  |  |  |  |  |  |  |
| 1000BASE-X               | HP            |       |                                                       |       |       |  |  |  |  |  |  |  |  |  |

### Notes:

The following table provides the maximum data rates for applicable memory standards using the Kintex UltraScale+ FPGA memory PHY. Refer to Memory Interfaces for the complete list of memory interface standards supported and detailed specifications. The final performance of the memory interface is determined through a complete design implemented in the Vivado Design Suite, following guidelines in the *UltraScale Architecture PCB Design User Guide* (UG583), electrical analysis, and characterization of the system.

Table 27: Maximum Physical Interface (PHY) Rate for Memory Interfaces

|                      |                     |                                | Speed G | Speed Grade and V <sub>CCINT</sub> Operating Voltages |      |      |      |       |  |  |  |  |
|----------------------|---------------------|--------------------------------|---------|-------------------------------------------------------|------|------|------|-------|--|--|--|--|
| Memory<br>  Standard | Packages            | DRAM Type                      | 0.90V   | 0.8                                                   | 35V  | 0.7  | ′2V  | Units |  |  |  |  |
|                      |                     |                                | -3      | -2                                                    | -1   | -2   | -1   |       |  |  |  |  |
| DDR4                 | All FFV and FFR     | Single rank component          | 2666    | 2666                                                  | 2400 | 2400 | 2133 | Mb/s  |  |  |  |  |
|                      | packages            | 1 rank DIMM <sup>1, 2, 3</sup> | 2400    | 2400                                                  | 2133 | 2133 | 1866 | Mb/s  |  |  |  |  |
|                      |                     | 2 rank DIMM <sup>1, 4</sup>    | 2133    | 2133                                                  | 1866 | 1866 | 1600 | Mb/s  |  |  |  |  |
|                      |                     | 4 rank DIMM <sup>1, 5</sup>    | 1600    | 1600                                                  | 1333 | 1333 | N/A  | Mb/s  |  |  |  |  |
|                      | SFVB784 and SFRB784 | Single rank component          | 2400    | 2400                                                  | 2133 | 2133 | 1866 | Mb/s  |  |  |  |  |
|                      |                     | 1 rank DIMM <sup>1, 2</sup>    | 2133    | 2133                                                  | 1866 | 1866 | 1600 | Mb/s  |  |  |  |  |
|                      |                     | 2 rank DIMM <sup>1, 4</sup>    | 1866    | 1866                                                  | 1600 | 1600 | 1600 | Mb/s  |  |  |  |  |

<sup>1.</sup> For applicable conditions, the lower maximum data rate applies.

<sup>1. 1000</sup>BASE-X support is based on the IEEE Standard for CSMA/CD Access Method and Physical Layer Specifications (IEEE Std 802.3-2008).



Table 27: Maximum Physical Interface (PHY) Rate for Memory Interfaces (cont'd)

|                    |                          |                                    | Speed 0 | rade and | V <sub>CCINT</sub> O | perating \ | /oltages |       |
|--------------------|--------------------------|------------------------------------|---------|----------|----------------------|------------|----------|-------|
| Memory<br>Standard | Packages                 | DRAM Type                          | 0.90V   | 0.8      | 85V                  | 0.7        | ′2V      | Units |
| Standard           |                          |                                    | -3      | -2       | -1                   | -2         | -1       | 1     |
| DDR3               | All FFV and FFR          | Single rank component              | 2133    | 2133     | 2133                 | 2133       | 1866     | Mb/s  |
|                    | packages                 | 1 rank DIMM <sup>1, 2</sup>        | 1866    | 1866     | 1866                 | 1866       | 1600     | Mb/s  |
|                    |                          | 2 rank DIMM <sup>1, 4</sup>        | 1600    | 1600     | 1600                 | 1600       | 1333     | Mb/s  |
|                    |                          | 4 rank DIMM <sup>1, 5</sup>        | 1066    | 1066     | 1066                 | 1066       | 800      | Mb/s  |
|                    | SFVB784 and SFRB784      | Single rank component              | 1866    | 1866     | 1866                 | 1866       | 1600     | Mb/s  |
|                    |                          | 1 rank DIMM <sup>1, 2</sup>        | 1600    | 1600     | 1600                 | 1600       | 1600     | Mb/s  |
|                    |                          | 2 rank DIMM <sup>1, 4</sup>        | 1600    | 1600     | 1600                 | 1600       | 1333     | Mb/s  |
|                    |                          | 4 rank DIMM <sup>1, 5</sup>        | 1066    | 1066     | 1066                 | 1066       | 800      | Mb/s  |
| DDR3L              | All FFV and FFR          | Single rank component              | 1866    | 1866     | 1866                 | 1866       | 1600     | Mb/s  |
|                    | oackages                 | 1 rank DIMM <sup>1, 2</sup>        | 1600    | 1600     | 1600                 | 1600       | 1333     | Mb/s  |
|                    |                          | 2 rank DIMM <sup>1, 4</sup>        | 1333    | 1333     | 1333                 | 1333       | 1066     | Mb/s  |
|                    |                          | 4 rank DIMM <sup>1, 5</sup>        | 800     | 800      | 800                  | 800        | 606      | Mb/s  |
|                    | SFVB784 and SFRB784      | Single rank component              | 1600    | 1600     | 1600                 | 1600       | 1600     | Mb/s  |
|                    |                          | 1 rank DIMM <sup>1, 2</sup>        | 1600    | 1600     | 1600                 | 1600       | 1333     | Mb/s  |
|                    |                          | 2 rank DIMM <sup>1, 4</sup>        | 1333    | 1333     | 1333                 | 1333       | 1066     | Mb/s  |
|                    |                          | 4 rank DIMM <sup>1, 5</sup>        | 800     | 800      | 800                  | 800        | 606      | Mb/s  |
| QDR II+            | All                      | Single rank component <sup>6</sup> | 633     | 633      | 600                  | 600        | 550      | MHz   |
| RLDRAM 3           | All FFV and FFR packages | Single rank component              | 1200    | 1200     | 1066                 | 1066       | 933      | MHz   |
|                    | SFVB784 and SFRB784      | Single rank component              | 1066    | 1066     | 933                  | 933        | 800      | MHz   |
| QDR IV XP          | All                      | Single rank component              | 1066    | 1066     | 1066                 | 933        | 933      | MHz   |
| LPDDR3             | All                      | Single rank component              | 1600    | 1600     | 1600                 | 1600       | 1600     | Mb/s  |

- 1. Dual in-line memory module (DIMM) includes RDIMM, SODIMM, UDIMM, and LRDIMM.
- 2. Includes: 1 rank 1 slot, DDP 2 rank, LRDIMM 2 or 4 rank 1 slot.
- 3. For the DDR4 DDP components at -3 and -2 (V<sub>CCINT</sub> = 0.85V) speed grades, the maximum data rate is 2133 Mb/s for six or more DDP devices. For five or less DDP devices, use the single rank DIMM data rates for the -3 and -2 (V<sub>CCINT</sub> = 0.85V) speed grades.
- 4. Includes: 2 rank 1 slot, 1 rank 2 slot, LRDIMM 2 rank 2 slot.
- 5. Includes: 2 rank 2 slot, 4 rank 1 slot.
- 6. The QDRII+ performance specifications are for burst-length 4 (BL = 4) implementations.

# **FPGA Logic Switching Characteristics**

The following IOB high-density (HD) and IOB high-performance (HP) tables summarize the values of standard-specific data input delay adjustments, output delays terminating at pads (based on standard) and 3-state delays.

- T<sub>INBUF\_DELAY\_PAD\_I</sub> is the delay from IOB pad through the input buffer to the I-pin of an IOB pad. The delay varies depending on the capability of the SelectIO input buffer.
- T<sub>OUTBUF\_DELAY\_O\_PAD</sub> is the delay from the O pin to the IOB pad through the output buffer of an IOB pad. The delay varies depending on the capability of the SelectIO output buffer.



T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> is the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is disabled. The delay varies depending on the SelectIO capability of the output buffer. In HP I/O banks, the internal DCI termination turn-on time is always faster than T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> when the DCITERMDISABLE pin is used. In HD I/O banks, the on-die termination turn-on time is always faster than T<sub>OUTBUF\_DELAY\_TD\_PAD</sub> when the INTERMDISABLE pin is used.

# **IOB High Density (HD) Switching Characteristics**

Table 28: IOB High Density (HD) Switching Characteristics

|                   | T <sub>INBUF_DELAY_PAD_I</sub> |       |       |       |       | Т     | ОИТВИ | F_DELAY |       | 1     | T     | OUTBUR | _DELAY | _TD_PAI | <u> </u> |       |
|-------------------|--------------------------------|-------|-------|-------|-------|-------|-------|---------|-------|-------|-------|--------|--------|---------|----------|-------|
| I/O Standards     | 0.90V                          | 0.8   | 5V    | 0.7   | ′2V   | 0.90V | 0.8   | 35V     | 0.7   | ′2V   | 0.90V | 0.8    | 5V     | 0.7     | 72V      | Units |
|                   | -3                             | -2    | -1    | -2    | -1    | -3    | -2    | -1      | -2    | -1    | -3    | -2     | -1     | -2      | -1       |       |
| DIFF_HSTL_I_18_F  | 0.873                          | 0.978 | 1.058 | 0.978 | 1.058 | 1.510 | 1.574 | 1.718   | 1.966 | 2.101 | 1.160 | 1.160  | 1.271  | 1.515   | 1.544    | ns    |
| DIFF_HSTL_I_18_S  | 0.873                          | 0.978 | 1.058 | 0.978 | 1.058 | 1.742 | 1.805 | 1.950   | 2.197 | 2.333 | 1.748 | 1.748  | 1.867  | 2.103   | 2.104    | ns    |
| DIFF_HSTL_I_F     | 0.873                          | 0.978 | 1.058 | 0.978 | 1.058 | 1.563 | 1.611 | 1.762   | 2.003 | 2.145 | 1.313 | 1.313  | 1.417  | 1.668   | 1.668    | ns    |
| DIFF_HSTL_I_S     | 0.873                          | 0.978 | 1.058 | 0.978 | 1.058 | 1.696 | 1.798 | 1.913   | 2.190 | 2.296 | 1.630 | 1.630  | 1.780  | 1.985   | 1.986    | ns    |
| DIFF_HSUL_12_F    | 0.796                          | 0.911 | 0.977 | 0.911 | 0.977 | 1.493 | 1.573 | 1.703   | 1.965 | 2.086 | 1.222 | 1.222  | 1.335  | 1.577   | 1.578    | ns    |
| DIFF_HSUL_12_S    | 0.796                          | 0.911 | 0.977 | 0.911 | 0.977 | 1.653 | 1.711 | 1.864   | 2.103 | 2.247 | 1.536 | 1.536  | 1.665  | 1.891   | 1.891    | ns    |
| DIFF_SSTL12_F     | 0.796                          | 0.906 | 0.977 | 0.906 | 0.977 | 1.577 | 1.643 | 1.792   | 2.035 | 2.175 | 1.285 | 1.285  | 1.423  | 1.640   | 1.640    | ns    |
| DIFF_SSTL12_S     | 0.796                          | 0.906 | 0.977 | 0.906 | 0.977 | 1.726 | 1.784 | 1.948   | 2.176 | 2.331 | 1.567 | 1.567  | 1.706  | 1.922   | 1.922    | ns    |
| DIFF_SSTL135_F    | 0.807                          | 0.927 | 0.995 | 0.927 | 0.995 | 1.558 | 1.625 | 1.765   | 2.017 | 2.148 | 1.341 | 1.341  | 1.458  | 1.696   | 1.696    | ns    |
| DIFF_SSTL135_II_F | 0.807                          | 0.927 | 0.995 | 0.927 | 0.995 | 1.560 | 1.623 | 1.770   | 2.015 | 2.153 | 1.325 | 1.325  | 1.470  | 1.680   | 1.689    | ns    |
| DIFF_SSTL135_II_S | 0.807                          | 0.927 | 0.995 | 0.927 | 0.995 | 1.694 | 1.768 | 1.916   | 2.160 | 2.299 | 1.722 | 1.722  | 1.911  | 2.077   | 2.078    | ns    |
| DIFF_SSTL135_S    | 0.807                          | 0.927 | 0.995 | 0.927 | 0.995 | 1.796 | 1.869 | 2.025   | 2.261 | 2.408 | 1.814 | 1.814  | 1.976  | 2.169   | 2.169    | ns    |
| DIFF_SSTL15_F     | 0.840                          | 0.928 | 1.020 | 0.928 | 1.020 | 1.559 | 1.628 | 1.771   | 2.020 | 2.154 | 1.374 | 1.374  | 1.483  | 1.729   | 1.729    | ns    |
| DIFF_SSTL15_II_F  | 0.840                          | 0.928 | 1.020 | 0.928 | 1.020 | 1.574 | 1.622 | 1.778   | 2.014 | 2.161 | 1.356 | 1.356  | 1.442  | 1.711   | 1.712    | ns    |
| DIFF_SSTL15_II_S  | 0.840                          | 0.928 | 1.020 | 0.928 | 1.020 | 1.769 | 1.821 | 1.987   | 2.213 | 2.370 | 1.895 | 1.895  | 2.047  | 2.250   | 2.250    | ns    |
| DIFF_SSTL15_S     | 0.840                          | 0.928 | 1.020 | 0.928 | 1.020 | 1.752 | 1.824 | 1.977   | 2.216 | 2.360 | 1.743 | 1.743  | 1.907  | 2.098   | 2.098    | ns    |
| DIFF_SSTL18_II_F  | 0.873                          | 0.961 | 1.038 | 0.961 | 1.038 | 1.672 | 1.729 | 1.880   | 2.121 | 2.263 | 1.377 | 1.377  | 1.492  | 1.732   | 1.732    | ns    |
| DIFF_SSTL18_II_S  | 0.873                          | 0.961 | 1.038 | 0.961 | 1.038 | 1.748 | 1.796 | 1.965   | 2.188 | 2.348 | 1.616 | 1.616  | 1.800  | 1.971   | 1.972    | ns    |
| DIFF_SSTL18_I_F   | 0.873                          | 0.961 | 1.038 | 0.961 | 1.038 | 1.539 | 1.609 | 1.755   | 2.001 | 2.138 | 1.220 | 1.220  | 1.313  | 1.575   | 1.575    | ns    |
| DIFF_SSTL18_I_S   | 0.873                          | 0.961 | 1.038 | 0.961 | 1.038 | 1.728 | 1.786 | 1.942   | 2.178 | 2.325 | 1.677 | 1.677  | 1.836  | 2.032   | 2.033    | ns    |
| HSTL_I_18_F       | 0.854                          | 0.947 | 1.021 | 0.947 | 1.021 | 1.510 | 1.574 | 1.718   | 1.966 | 2.101 | 1.160 | 1.160  | 1.271  | 1.515   | 1.544    | ns    |
| HSTL_I_18_S       | 0.854                          | 0.947 | 1.021 | 0.947 | 1.021 | 1.742 | 1.805 | 1.950   | 2.197 | 2.333 | 1.748 | 1.748  | 1.867  | 2.103   | 2.104    | ns    |
| HSTL_I_F          | 0.748                          | 0.856 | 0.900 | 0.856 | 0.900 | 1.563 | 1.611 | 1.762   | 2.003 | 2.145 | 1.313 | 1.313  | 1.417  | 1.668   | 1.668    | ns    |
| HSTL_I_S          | 0.748                          | 0.856 | 0.900 | 0.856 | 0.900 | 1.696 | 1.798 | 1.913   | 2.190 | 2.296 | 1.630 | 1.630  | 1.780  | 1.985   | 1.986    | ns    |
| HSUL_12_F         | 0.712                          | 0.780 | 0.867 | 0.780 | 0.867 | 1.493 | 1.573 | 1.703   | 1.965 | 2.086 | 1.222 | 1.222  | 1.335  | 1.577   | 1.578    | ns    |
| HSUL_12_S         | 0.712                          | 0.780 | 0.867 | 0.780 | 0.867 | 1.653 | 1.711 | 1.864   | 2.103 | 2.247 | 1.536 | 1.536  | 1.665  | 1.891   | 1.891    | ns    |
| LVCMOS12_F_12     | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 1.652 | 1.689 | 1.856   | 2.081 | 2.239 | 1.202 | 1.202  | 1.317  | 1.557   | 1.557    | ns    |
| LVCMOS12_F_4      | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 1.714 | 1.742 | 1.922   | 2.134 | 2.305 | 1.353 | 1.353  | 1.478  | 1.708   | 1.708    | ns    |
| LVCMOS12_F_8      | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 1.668 | 1.714 | 1.879   | 2.106 | 2.262 | 1.292 | 1.292  | 1.432  | 1.647   | 1.647    | ns    |
| LVCMOS12_S_12     | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 2.019 | 2.073 | 2.247   | 2.465 | 2.630 | 1.581 | 1.581  | 1.717  | 1.936   | 1.937    | ns    |
| LVCMOS12_S_4      | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 1.979 | 1.979 | 2.182   | 2.371 | 2.565 | 1.633 | 1.633  | 1.772  | 1.988   | 1.989    | ns    |
| LVCMOS12_S_8      | 0.761                          | 0.918 | 0.976 | 0.918 | 0.976 | 2.132 | 2.205 | 2.406   | 2.597 | 2.789 | 1.767 | 1.767  | 1.928  | 2.122   | 2.123    | ns    |



Table 28: IOB High Density (HD) Switching Characteristics (cont'd)

|               |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | T     | ОИТВИ | F_DELAY |       | )     | Т     | OUTBU | _DELAY | _TD_PAI | <u> </u> |       |
|---------------|-------|--------------------|--------|--------|-------|-------|-------|---------|-------|-------|-------|-------|--------|---------|----------|-------|
| I/O Standards | 0.90V | 0.8                |        |        | ′2V   | 0.90V |       | 85V     |       | ′2V   | 0.90V |       | 85V    | 0.72V   |          | Units |
|               | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2    | -1    | -3    | -2    | -1     | -2      | -1       |       |
| LVCMOS15_F_12 | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 1.691 | 1.713 | 1.892   | 2.105 | 2.275 | 1.275 | 1.275 | 1.428  | 1.630   | 1.630    | ns    |
| LVCMOS15_F_16 | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 1.665 | 1.722 | 1.881   | 2.114 | 2.264 | 1.260 | 1.260 | 1.407  | 1.615   | 1.615    | ns    |
| LVCMOS15_F_4  | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 1.747 | 1.825 | 1.959   | 2.217 | 2.342 | 1.453 | 1.453 | 1.557  | 1.808   | 1.809    | ns    |
| LVCMOS15_F_8  | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 1.721 | 1.778 | 1.930   | 2.170 | 2.313 | 1.378 | 1.378 | 1.458  | 1.733   | 1.733    | ns    |
| LVCMOS15_S_12 | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 1.936 | 1.991 | 2.139   | 2.383 | 2.522 | 1.516 | 1.516 | 1.648  | 1.871   | 1.871    | ns    |
| LVCMOS15_S_16 | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 2.172 | 2.172 | 2.389   | 2.564 | 2.772 | 1.707 | 1.707 | 1.888  | 2.062   | 2.062    | ns    |
| LVCMOS15_S_4  | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 2.274 | 2.313 | 2.483   | 2.705 | 2.866 | 1.952 | 1.952 | 2.123  | 2.307   | 2.307    | ns    |
| LVCMOS15_S_8  | 0.775 | 0.905              | 0.958  | 0.905  | 0.958 | 2.170 | 2.170 | 2.400   | 2.562 | 2.783 | 1.817 | 1.817 | 1.984  | 2.172   | 2.173    | ns    |
| LVCMOS18_F_12 | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 1.741 | 1.805 | 1.962   | 2.197 | 2.345 | 1.383 | 1.383 | 1.471  | 1.738   | 1.738    | ns    |
| LVCMOS18_F_16 | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 1.698 | 1.785 | 1.917   | 2.177 | 2.300 | 1.338 | 1.338 | 1.446  | 1.693   | 1.693    | ns    |
| LVCMOS18_F_4  | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 1.815 | 1.868 | 2.013   | 2.260 | 2.396 | 1.472 | 1.472 | 1.599  | 1.827   | 1.832    | ns    |
| LVCMOS18_F_8  | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 1.785 | 1.797 | 1.979   | 2.189 | 2.362 | 1.384 | 1.384 | 1.487  | 1.739   | 1.739    | ns    |
| LVCMOS18_S_12 | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 2.163 | 2.201 | 2.408   | 2.593 | 2.791 | 1.762 | 1.762 | 1.894  | 2.117   | 2.118    | ns    |
| LVCMOS18_S_16 | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 2.102 | 2.173 | 2.362   | 2.565 | 2.745 | 1.702 | 1.702 | 1.834  | 2.057   | 2.057    | ns    |
| LVCMOS18_S_4  | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 2.342 | 2.346 | 2.567   | 2.738 | 2.950 | 1.951 | 1.951 | 2.092  | 2.306   | 2.306    | ns    |
| LVCMOS18_S_8  | 0.810 | 0.915              | 0.958  | 0.915  | 0.958 | 2.275 | 2.292 | 2.511   | 2.684 | 2.894 | 1.848 | 1.848 | 2.008  | 2.203   | 2.204    | ns    |
| LVCMOS25_F_12 | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.153 | 2.153 | 2.453   | 2.545 | 2.836 | 1.692 | 1.692 | 1.856  | 2.047   | 2.047    | ns    |
| LVCMOS25_F_16 | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.105 | 2.105 | 2.406   | 2.497 | 2.789 | 1.623 | 1.623 | 1.786  | 1.978   | 1.979    | ns    |
| LVCMOS25_F_4  | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.317 | 2.344 | 2.554   | 2.736 | 2.937 | 1.842 | 1.842 | 2.039  | 2.197   | 2.197    | ns    |
| LVCMOS25_F_8  | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.184 | 2.184 | 2.516   | 2.576 | 2.899 | 1.726 | 1.726 | 1.910  | 2.081   | 2.081    | ns    |
| LVCMOS25_S_12 | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.550 | 2.558 | 2.840   | 2.950 | 3.223 | 1.971 | 1.971 | 2.194  | 2.326   | 2.327    | ns    |
| LVCMOS25_S_16 | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.449 | 2.449 | 2.740   | 2.841 | 3.123 | 1.852 | 1.852 | 2.063  | 2.207   | 2.207    | ns    |
| LVCMOS25_S_4  | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.770 | 2.770 | 3.066   | 3.162 | 3.449 | 2.224 | 2.224 | 2.458  | 2.579   | 2.579    | ns    |
| LVCMOS25_S_8  | 0.963 | 0.988              | 1.042  | 0.988  | 1.042 | 2.663 | 2.663 | 2.963   | 3.055 | 3.346 | 2.091 | 2.091 | 2.373  | 2.446   | 2.446    | ns    |
| LVCMOS33_F_12 | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.415 | 2.415 | 2.651   | 2.807 | 3.034 | 1.754 | 1.754 | 1.915  | 2.109   | 2.109    | ns    |
| LVCMOS33_F_16 | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.381 | 2.383 | 2.603   | 2.775 | 2.986 | 1.734 | 1.734 | 1.869  | 2.089   | 2.089    | ns    |
| LVCMOS33_F_4  | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.541 | 2.541 | 2.765   | 2.933 | 3.148 | 1.932 | 1.932 | 2.135  | 2.287   | 2.287    | ns    |
| LVCMOS33_F_8  | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.603 | 2.603 | 2.822   | 2.995 | 3.205 | 1.937 | 1.937 | 2.130  | 2.292   | 2.294    | ns    |
| LVCMOS33_S_12 | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.705 | 2.705 | 3.047   | 3.097 | 3.430 | 2.049 | 2.049 | 2.318  | 2.404   | 2.404    | ns    |
| LVCMOS33_S_16 | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.714 | 2.714 | 3.024   | 3.106 | 3.407 | 2.028 | 2.028 | 2.232  | 2.383   | 2.383    | ns    |
| LVCMOS33_S_4  | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.999 | 2.999 | 3.340   | 3.391 | 3.723 | 2.320 | 2.320 | 2.610  | 2.675   | 2.675    | ns    |
| LVCMOS33_S_8  | 1.154 | 1.154              | 1.213  | 1.154  | 1.213 | 2.929 | 2.929 | 3.260   | 3.321 | 3.643 | 2.260 | 2.260 | 2.532  | 2.615   | 2.616    | ns    |
| LVDS_25       | 0.980 | 1.003              | 1.116  | 1.003  | 1.116 | N/A   | N/A   | N/A     | N/A   | N/A   | N/A   | N/A   | N/A    | N/A     | N/A      | ns    |
| LVPECL        | 0.980 | 1.003              | 1.116  | 1.003  | 1.116 | N/A   | N/A   | N/A     | N/A   | N/A   | N/A   | N/A   | N/A    | N/A     | N/A      | ns    |
| LVTTL_F_12    | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.415 | 2.415 | 2.651   | 2.807 | 3.034 | 1.754 | 1.754 | 1.915  | 2.109   | 2.109    | ns    |
| LVTTL_F_16    | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.464 | 2.464 | 2.732   | 2.856 | 3.115 | 1.750 | 1.750 | 1.986  | 2.105   | 2.117    | ns    |
| LVTTL_F_4     | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.541 | 2.541 | 2.765   | 2.933 | 3.148 | 1.932 | 1.932 | 2.135  | 2.287   | 2.287    | ns    |
| LVTTL_F_8     | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.582 | 2.582 | 2.787   | 2.974 | 3.170 | 1.910 | 1.910 | 2.063  | 2.265   | 2.265    | ns    |
| LVTTL_S_12    | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.731 | 2.731 | 3.075   | 3.123 | 3.458 | 2.072 | 2.072 | 2.343  | 2.427   | 2.427    | ns    |



Table 28: IOB High Density (HD) Switching Characteristics (cont'd)

|               |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | Т     | ОИТВИ | F_DELAY | _O_PAD | )     | T     | OUTBUE | _DELAY | _TD_PAG | )     |       |
|---------------|-------|--------------------|--------|--------|-------|-------|-------|---------|--------|-------|-------|--------|--------|---------|-------|-------|
| I/O Standards | 0.90V | 0.8                | 5V     | 0.7    | ′2V   | 0.90V | 0.8   | 35V     | 0.7    | ′2V   | 0.90V | 0.8    | 35V    | 0.7     | 72V   | Units |
|               | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2     | -1    | -3    | -2     | -1     | -2      | -1    |       |
| LVTTL_S_16    | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.714 | 2.714 | 3.024   | 3.106  | 3.407 | 2.028 | 2.028  | 2.232  | 2.383   | 2.383 | ns    |
| LVTTL_S_4     | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.999 | 2.999 | 3.340   | 3.391  | 3.723 | 2.320 | 2.320  | 2.610  | 2.675   | 2.675 | ns    |
| LVTTL_S_8     | 1.164 | 1.164              | 1.223  | 1.164  | 1.223 | 2.929 | 2.929 | 3.260   | 3.321  | 3.643 | 2.260 | 2.260  | 2.532  | 2.615   | 2.616 | ns    |
| SLVS_400_25   | 0.998 | 1.020              | 1.136  | 1.020  | 1.136 | N/A   | N/A   | N/A     | N/A    | N/A   | N/A   | N/A    | N/A    | N/A     | N/A   | ns    |
| SSTL12_F      | 0.712 | 0.780              | 0.867  | 0.780  | 0.867 | 1.577 | 1.643 | 1.792   | 2.035  | 2.175 | 1.285 | 1.285  | 1.423  | 1.640   | 1.640 | ns    |
| SSTL12_S      | 0.712 | 0.780              | 0.867  | 0.780  | 0.867 | 1.726 | 1.784 | 1.948   | 2.176  | 2.331 | 1.567 | 1.567  | 1.706  | 1.922   | 1.922 | ns    |
| SSTL135_F     | 0.731 | 0.798              | 0.881  | 0.798  | 0.881 | 1.558 | 1.625 | 1.765   | 2.017  | 2.148 | 1.341 | 1.341  | 1.458  | 1.696   | 1.696 | ns    |
| SSTL135_II_F  | 0.731 | 0.798              | 0.881  | 0.798  | 0.881 | 1.574 | 1.623 | 1.770   | 2.015  | 2.153 | 1.325 | 1.325  | 1.470  | 1.680   | 1.689 | ns    |
| SSTL135_II_S  | 0.731 | 0.798              | 0.881  | 0.798  | 0.881 | 1.694 | 1.768 | 1.916   | 2.160  | 2.299 | 1.722 | 1.722  | 1.911  | 2.077   | 2.078 | ns    |
| SSTL135_S     | 0.731 | 0.798              | 0.881  | 0.798  | 0.881 | 1.796 | 1.869 | 2.025   | 2.261  | 2.408 | 1.814 | 1.814  | 1.976  | 2.169   | 2.169 | ns    |
| SSTL15_F      | 0.731 | 0.838              | 0.880  | 0.838  | 0.880 | 1.544 | 1.612 | 1.754   | 2.004  | 2.137 | 1.357 | 1.357  | 1.464  | 1.712   | 1.713 | ns    |
| SSTL15_II_F   | 0.731 | 0.838              | 0.880  | 0.838  | 0.880 | 1.588 | 1.622 | 1.778   | 2.014  | 2.161 | 1.356 | 1.356  | 1.442  | 1.711   | 1.712 | ns    |
| SSTL15_II_S   | 0.731 | 0.838              | 0.880  | 0.838  | 0.880 | 1.769 | 1.821 | 1.987   | 2.213  | 2.370 | 1.895 | 1.895  | 2.047  | 2.250   | 2.250 | ns    |
| SSTL15_S      | 0.731 | 0.838              | 0.880  | 0.838  | 0.880 | 1.752 | 1.824 | 1.977   | 2.216  | 2.360 | 1.743 | 1.743  | 1.907  | 2.098   | 2.098 | ns    |
| SSTL18_II_F   | 0.854 | 0.947              | 1.021  | 0.947  | 1.021 | 1.699 | 1.729 | 1.880   | 2.121  | 2.263 | 1.377 | 1.377  | 1.492  | 1.732   | 1.732 | ns    |
| SSTL18_II_S   | 0.854 | 0.947              | 1.021  | 0.947  | 1.021 | 1.748 | 1.796 | 1.965   | 2.188  | 2.348 | 1.616 | 1.616  | 1.800  | 1.971   | 1.972 | ns    |
| SSTL18_I_F    | 0.854 | 0.947              | 1.021  | 0.947  | 1.021 | 1.566 | 1.609 | 1.755   | 2.001  | 2.138 | 1.220 | 1.220  | 1.313  | 1.575   | 1.575 | ns    |
| SSTL18_I_S    | 0.854 | 0.947              | 1.021  | 0.947  | 1.021 | 1.745 | 1.786 | 1.942   | 2.178  | 2.325 | 1.677 | 1.677  | 1.836  | 2.032   | 2.033 | ns    |
| SUB_LVDS      | 0.871 | 1.002              | 1.036  | 1.002  | 1.036 | N/A   | N/A   | N/A     | N/A    | N/A   | N/A   | N/A    | N/A    | N/A     | N/A   | ns    |

# **IOB High Performance (HP) Switching Characteristics**

**Table 29: IOB High Performance (HP) Switching Characteristics** 

|                      |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | T     | ОИТВИ | F_DELAY | _O_PAD | ı     | T,    | OUTBUR | _DELAY | _TD_PAG | )     |       |
|----------------------|-------|--------------------|--------|--------|-------|-------|-------|---------|--------|-------|-------|--------|--------|---------|-------|-------|
| I/O Standards        | 0.90V | 0.8                | 85V    | 0.7    | ′2V   | 0.90V | 0.8   | 85V     | 0.7    | ′2V   | 0.90V | 0.8    | 5V     | 0.7     | ′2V   | Units |
|                      | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2     | -1    | -3    | -2     | -1     | -2      | -1    |       |
| DIFF_HSTL_I_12_F     | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.410 | 0.423 | 0.443   | 0.423  | 0.443 | 0.514 | 0.553  | 0.582  | 0.553   | 0.582 | ns    |
| DIFF_HSTL_I_12_M     | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.552 | 0.552 | 0.583   | 0.552  | 0.583 | 0.632 | 0.641  | 0.679  | 0.641   | 0.679 | ns    |
| DIFF_HSTL_I_12_S     | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.752 | 0.752 | 0.800   | 0.752  | 0.800 | 0.813 | 0.813  | 0.868  | 0.813   | 0.868 | ns    |
| DIFF_HSTL_I_18_F     | 0.259 | 0.319              | 0.339  | 0.319  | 0.339 | 0.439 | 0.456 | 0.474   | 0.456  | 0.474 | 0.549 | 0.576  | 0.606  | 0.576   | 0.606 | ns    |
| DIFF_HSTL_I_18_M     | 0.259 | 0.319              | 0.339  | 0.319  | 0.339 | 0.563 | 0.570 | 0.603   | 0.570  | 0.603 | 0.636 | 0.653  | 0.692  | 0.653   | 0.692 | ns    |
| DIFF_HSTL_I_18_S     | 0.259 | 0.319              | 0.339  | 0.319  | 0.339 | 0.782 | 0.782 | 0.834   | 0.782  | 0.834 | 0.816 | 0.816  | 0.871  | 0.816   | 0.871 | ns    |
| DIFF_HSTL_I_DCI_12_F | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.393 | 0.406 | 0.429   | 0.406  | 0.429 | 0.502 | 0.534  | 0.564  | 0.534   | 0.564 | ns    |
| DIFF_HSTL_I_DCI_12_M | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.546 | 0.557 | 0.587   | 0.557  | 0.587 | 0.636 | 0.653  | 0.694  | 0.653   | 0.694 | ns    |
| DIFF_HSTL_I_DCI_12_S | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.755 | 0.755 | 0.806   | 0.755  | 0.806 | 0.842 | 0.842  | 0.907  | 0.842   | 0.907 | ns    |
| DIFF_HSTL_I_DCI_18_F | 0.259 | 0.323              | 0.339  | 0.323  | 0.339 | 0.422 | 0.445 | 0.461   | 0.445  | 0.461 | 0.509 | 0.566  | 0.595  | 0.566   | 0.595 | ns    |
| DIFF_HSTL_I_DCI_18_M | 0.259 | 0.323              | 0.339  | 0.323  | 0.339 | 0.546 | 0.555 | 0.586   | 0.555  | 0.586 | 0.626 | 0.643  | 0.684  | 0.643   | 0.684 | ns    |
| DIFF_HSTL_I_DCI_18_S | 0.259 | 0.323              | 0.339  | 0.323  | 0.339 | 0.762 | 0.762 | 0.818   | 0.762  | 0.818 | 0.836 | 0.836  | 0.900  | 0.836   | 0.900 | ns    |



Table 29: IOB High Performance (HP) Switching Characteristics (cont'd)

|                    |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | T     | ОИТВИ | F_DELA\ |       | 1     | T     | OUTBUI | _DELAY | _TD_PAI | <u> </u> |       |
|--------------------|-------|--------------------|--------|--------|-------|-------|-------|---------|-------|-------|-------|--------|--------|---------|----------|-------|
| I/O Standards      | 0.90V |                    | 35V    |        | ′2V   | 0.90V |       | 35V     |       | ′2V   | 0.90V |        | 85V    |         | 72V      | Units |
|                    | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2    | -1    | -3    | -2     | -1     | -2      | -1       | †     |
| DIFF_HSTL_I_DCI_F  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.407 | 0.431 | 0.445   | 0.431 | 0.445 | 0.517 | 0.555  | 0.575  | 0.555   | 0.575    | ns    |
| DIFF_HSTL_I_DCI_M  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.549 | 0.553 | 0.583   | 0.553 | 0.583 | 0.634 | 0.644  | 0.684  | 0.644   | 0.684    | ns    |
| DIFF_HSTL_I_DCI_S  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.767 | 0.767 | 0.823   | 0.767 | 0.823 | 0.848 | 0.848  | 0.912  | 0.848   | 0.912    | ns    |
| DIFF_HSTL_I_F      | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.409 | 0.423 | 0.443   | 0.423 | 0.443 | 0.514 | 0.549  | 0.581  | 0.549   | 0.581    | ns    |
| DIFF_HSTL_I_M      | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.549 | 0.555 | 0.586   | 0.555 | 0.586 | 0.624 | 0.640  | 0.677  | 0.640   | 0.677    | ns    |
| DIFF_HSTL_I_S      | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.767 | 0.767 | 0.818   | 0.767 | 0.818 | 0.811 | 0.811  | 0.866  | 0.811   | 0.866    | ns    |
| DIFF_HSUL_12_DCI_F | 0.320 | 0.381              | 0.400  | 0.381  | 0.400 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.520 | 0.558  | 0.586  | 0.558   | 0.586    | ns    |
| DIFF_HSUL_12_DCI_M | 0.320 | 0.381              | 0.400  | 0.381  | 0.400 | 0.546 | 0.557 | 0.587   | 0.557 | 0.587 | 0.636 | 0.653  | 0.694  | 0.653   | 0.694    | ns    |
| DIFF_HSUL_12_DCI_S | 0.320 | 0.381              | 0.400  | 0.381  | 0.400 | 0.737 | 0.737 | 0.787   | 0.737 | 0.787 | 0.822 | 0.822  | 0.885  | 0.822   | 0.885    | ns    |
| DIFF_HSUL_12_F     | 0.322 | 0.394              | 0.402  | 0.394  | 0.402 | 0.394 | 0.412 | 0.430   | 0.412 | 0.430 | 0.494 | 0.538  | 0.566  | 0.538   | 0.566    | ns    |
| DIFF_HSUL_12_M     | 0.322 | 0.394              | 0.402  | 0.394  | 0.402 | 0.552 | 0.552 | 0.583   | 0.552 | 0.583 | 0.632 | 0.641  | 0.679  | 0.641   | 0.679    | ns    |
| DIFF_HSUL_12_S     | 0.322 | 0.394              | 0.402  | 0.394  | 0.402 | 0.752 | 0.752 | 0.800   | 0.752 | 0.800 | 0.813 | 0.813  | 0.868  | 0.813   | 0.868    | ns    |
| DIFF_POD10_DCI_F   | 0.289 | 0.411              | 0.430  | 0.411  | 0.430 | 0.407 | 0.425 | 0.444   | 0.425 | 0.444 | 0.512 | 0.555  | 0.584  | 0.555   | 0.584    | ns    |
| DIFF_POD10_DCI_M   | 0.289 | 0.411              | 0.430  | 0.411  | 0.430 | 0.533 | 0.542 | 0.571   | 0.542 | 0.571 | 0.618 | 0.640  | 0.681  | 0.640   | 0.681    | ns    |
| DIFF_POD10_DCI_S   | 0.289 | 0.411              | 0.430  | 0.411  | 0.430 | 0.754 | 0.754 | 0.815   | 0.754 | 0.815 | 0.850 | 0.850  | 0.917  | 0.850   | 0.917    | ns    |
| DIFF_POD10_F       | 0.288 | 0.411              | 0.433  | 0.411  | 0.433 | 0.425 | 0.438 | 0.459   | 0.438 | 0.459 | 0.531 | 0.569  | 0.601  | 0.569   | 0.601    | ns    |
| DIFF_POD10_M       | 0.288 | 0.411              | 0.433  | 0.411  | 0.433 | 0.519 | 0.538 | 0.568   | 0.538 | 0.568 | 0.589 | 0.630  | 0.667  | 0.630   | 0.667    | ns    |
| DIFF_POD10_S       | 0.288 | 0.411              | 0.433  | 0.411  | 0.433 | 0.752 | 0.766 | 0.821   | 0.766 | 0.821 | 0.821 | 0.836  | 0.894  | 0.836   | 0.894    | ns    |
| DIFF_POD12_DCI_F   | 0.320 | 0.407              | 0.432  | 0.407  | 0.432 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.519 | 0.558  | 0.586  | 0.558   | 0.586    | ns    |
| DIFF_POD12_DCI_M   | 0.320 | 0.407              | 0.432  | 0.407  | 0.432 | 0.516 | 0.543 | 0.572   | 0.543 | 0.572 | 0.602 | 0.638  | 0.678  | 0.638   | 0.678    | ns    |
| DIFF_POD12_DCI_S   | 0.320 | 0.407              | 0.432  | 0.407  | 0.432 | 0.740 | 0.772 | 0.822   | 0.772 | 0.822 | 0.833 | 0.862  | 0.929  | 0.862   | 0.929    | ns    |
| DIFF_POD12_F       | 0.305 | 0.409              | 0.430  | 0.409  | 0.430 | 0.438 | 0.455 | 0.476   | 0.455 | 0.476 | 0.549 | 0.595  | 0.626  | 0.595   | 0.626    | ns    |
| DIFF_POD12_M       | 0.305 | 0.409              | 0.430  | 0.409  | 0.430 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.632 | 0.641  | 0.679  | 0.641   | 0.679    | ns    |
| DIFF_POD12_S       | 0.305 | 0.409              | 0.430  | 0.409  | 0.430 | 0.749 | 0.767 | 0.817   | 0.767 | 0.817 | 0.818 | 0.832  | 0.889  | 0.832   | 0.889    | ns    |
| DIFF_SSTL12_DCI_F  | 0.303 | 0.381              | 0.400  | 0.381  | 0.400 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.520 | 0.558  | 0.586  | 0.558   | 0.586    | ns    |
| DIFF_SSTL12_DCI_M  | 0.303 | 0.381              | 0.400  | 0.381  | 0.400 | 0.549 | 0.557 | 0.587   | 0.557 | 0.587 | 0.643 | 0.654  | 0.694  | 0.654   | 0.694    | ns    |
| DIFF_SSTL12_DCI_S  | 0.303 | 0.381              | 0.400  | 0.381  | 0.400 | 0.754 | 0.754 | 0.803   | 0.754 | 0.803 | 0.842 | 0.842  | 0.908  | 0.842   | 0.908    | ns    |
| DIFF_SSTL12_F      | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.394 | 0.412 | 0.430   | 0.412 | 0.430 | 0.494 | 0.538  | 0.566  | 0.538   | 0.566    | ns    |
| DIFF_SSTL12_M      | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.550 | 0.553 | 0.584   | 0.553 | 0.584 | 0.630 | 0.641  | 0.676  | 0.641   | 0.676    | ns    |
| DIFF_SSTL12_S      | 0.288 | 0.394              | 0.402  | 0.394  | 0.402 | 0.758 | 0.758 | 0.808   | 0.758 | 0.808 | 0.823 | 0.823  | 0.879  | 0.823   | 0.879    | ns    |
| DIFF_SSTL135_DCI_F | 0.303 | 0.371              | 0.402  | 0.371  | 0.402 | 0.392 | 0.411 | 0.428   | 0.411 | 0.428 | 0.494 | 0.537  | 0.565  | 0.537   | 0.565    | ns    |
| DIFF_SSTL135_DCI_M | 0.303 | 0.371              | 0.402  | 0.371  | 0.402 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.643 | 0.645  | 0.685  | 0.645   | 0.685    | ns    |
| DIFF_SSTL135_DCI_S | 0.303 | 0.371              | 0.402  | 0.371  | 0.402 | 0.746 | 0.746 | 0.799   | 0.746 | 0.799 | 0.829 | 0.829  | 0.893  | 0.829   | 0.893    | ns    |
| DIFF_SSTL135_F     | 0.289 | 0.375              | 0.402  | 0.375  | 0.402 | 0.393 | 0.408 | 0.428   | 0.408 | 0.428 | 0.491 | 0.528  | 0.561  | 0.528   | 0.561    | ns    |
| DIFF_SSTL135_M     | 0.289 | 0.375              | 0.402  | 0.375  | 0.402 | 0.548 | 0.555 | 0.585   | 0.555 | 0.585 | 0.621 | 0.641  | 0.679  | 0.641   | 0.679    | ns    |
| DIFF_SSTL135_S     | 0.289 | 0.375              | 0.402  | 0.375  | 0.402 | 0.772 | 0.772 | 0.823   | 0.772 | 0.823 | 0.827 | 0.827  | 0.878  | 0.827   | 0.878    | ns    |
| DIFF_SSTL15_DCI_F  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.394 | 0.412 | 0.429   | 0.412 | 0.429 | 0.497 | 0.531  | 0.563  | 0.531   | 0.563    | ns    |
| DIFF_SSTL15_DCI_M  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.549 | 0.553 | 0.583   | 0.553 | 0.583 | 0.632 | 0.645  | 0.685  | 0.645   | 0.685    | ns    |
| DIFF_SSTL15_DCI_S  | 0.335 | 0.397              | 0.417  | 0.397  | 0.417 | 0.768 | 0.768 | 0.822   | 0.768 | 0.822 | 0.847 | 0.847  | 0.912  | 0.847   | 0.912    | ns    |



Table 29: IOB High Performance (HP) Switching Characteristics (cont'd)

|                     |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | Т     | ОИТВИ | F_DELAY |       | )     | T     | OUTBUI | _DELAY | _TD_PAI |       |       |
|---------------------|-------|--------------------|--------|--------|-------|-------|-------|---------|-------|-------|-------|--------|--------|---------|-------|-------|
| I/O Standards       | 0.90V |                    | 5V     |        | ′2V   | 0.90V |       | 85V     |       | 72V   | 0.90V |        | 85V    |         | 72V   | Units |
|                     | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2    | -1    | -3    | -2     | -1     | -2      | -1    |       |
| DIFF_SSTL15_F       | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.409 | 0.424 | 0.445   | 0.424 | 0.445 | 0.513 | 0.551  | 0.577  | 0.551   | 0.577 | ns    |
| DIFF_SSTL15_M       | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.547 | 0.554 | 0.585   | 0.554 | 0.585 | 0.624 | 0.639  | 0.677  | 0.639   | 0.677 | ns    |
| DIFF_SSTL15_S       | 0.304 | 0.404              | 0.417  | 0.404  | 0.417 | 0.767 | 0.767 | 0.817   | 0.767 | 0.817 | 0.813 | 0.813  | 0.867  | 0.813   | 0.867 | ns    |
| DIFF_SSTL18_I_DCI_F | 0.256 | 0.320              | 0.336  | 0.320  | 0.336 | 0.422 | 0.445 | 0.461   | 0.445 | 0.461 | 0.540 | 0.566  | 0.595  | 0.566   | 0.595 | ns    |
| DIFF_SSTL18_I_DCI_M | 0.256 | 0.320              | 0.336  | 0.320  | 0.336 | 0.552 | 0.554 | 0.585   | 0.554 | 0.585 | 0.629 | 0.644  | 0.683  | 0.644   | 0.683 | ns    |
| DIFF_SSTL18_I_DCI_S | 0.256 | 0.320              | 0.336  | 0.320  | 0.336 | 0.762 | 0.762 | 0.818   | 0.762 | 0.818 | 0.837 | 0.837  | 0.899  | 0.837   | 0.899 | ns    |
| DIFF_SSTL18_I_F     | 0.256 | 0.316              | 0.336  | 0.316  | 0.336 | 0.439 | 0.454 | 0.476   | 0.454 | 0.476 | 0.549 | 0.578  | 0.608  | 0.578   | 0.608 | ns    |
| DIFF_SSTL18_I_M     | 0.256 | 0.316              | 0.336  | 0.316  | 0.336 | 0.567 | 0.571 | 0.603   | 0.571 | 0.603 | 0.535 | 0.652  | 0.692  | 0.652   | 0.692 | ns    |
| DIFF_SSTL18_I_S     | 0.256 | 0.316              | 0.336  | 0.316  | 0.336 | 0.782 | 0.782 | 0.835   | 0.782 | 0.835 | 0.816 | 0.816  | 0.870  | 0.816   | 0.870 | ns    |
| HSLVDCI_15_F        | 0.336 | 0.393              | 0.415  | 0.393  | 0.415 | 0.407 | 0.425 | 0.443   | 0.425 | 0.443 | 0.513 | 0.548  | 0.579  | 0.548   | 0.579 | ns    |
| HSLVDCI_15_M        | 0.336 | 0.393              | 0.415  | 0.393  | 0.415 | 0.548 | 0.552 | 0.581   | 0.552 | 0.581 | 0.635 | 0.644  | 0.684  | 0.644   | 0.684 | ns    |
| HSLVDCI_15_S        | 0.336 | 0.393              | 0.415  | 0.393  | 0.415 | 0.748 | 0.748 | 0.802   | 0.748 | 0.802 | 0.827 | 0.827  | 0.890  | 0.827   | 0.890 | ns    |
| HSLVDCI_18_F        | 0.367 | 0.424              | 0.447  | 0.424  | 0.447 | 0.424 | 0.445 | 0.461   | 0.445 | 0.461 | 0.541 | 0.566  | 0.595  | 0.566   | 0.595 | ns    |
| HSLVDCI_18_M        | 0.367 | 0.424              | 0.447  | 0.424  | 0.447 | 0.563 | 0.567 | 0.598   | 0.567 | 0.598 | 0.647 | 0.658  | 0.699  | 0.658   | 0.699 | ns    |
| HSLVDCI_18_S        | 0.367 | 0.424              | 0.447  | 0.424  | 0.447 | 0.761 | 0.761 | 0.817   | 0.761 | 0.817 | 0.836 | 0.836  | 0.900  | 0.836   | 0.900 | ns    |
| HSTL_I_12_F         | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.410 | 0.423 | 0.443   | 0.423 | 0.443 | 0.514 | 0.553  | 0.582  | 0.553   | 0.582 | ns    |
| HSTL_I_12_M         | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.632 | 0.642  | 0.679  | 0.642   | 0.679 | ns    |
| HSTL_I_12_S         | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.750 | 0.750 | 0.799   | 0.750 | 0.799 | 0.813 | 0.813  | 0.868  | 0.813   | 0.868 | ns    |
| HSTL_I_18_F         | 0.258 | 0.322              | 0.339  | 0.322  | 0.339 | 0.439 | 0.456 | 0.474   | 0.456 | 0.474 | 0.549 | 0.576  | 0.606  | 0.576   | 0.606 | ns    |
| HSTL_I_18_M         | 0.258 | 0.322              | 0.339  | 0.322  | 0.339 | 0.562 | 0.569 | 0.602   | 0.569 | 0.602 | 0.637 | 0.653  | 0.692  | 0.653   | 0.692 | ns    |
| HSTL_I_18_S         | 0.258 | 0.322              | 0.339  | 0.322  | 0.339 | 0.781 | 0.781 | 0.833   | 0.781 | 0.833 | 0.816 | 0.816  | 0.871  | 0.816   | 0.871 | ns    |
| HSTL_I_DCI_12_F     | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.393 | 0.406 | 0.429   | 0.406 | 0.429 | 0.502 | 0.534  | 0.564  | 0.534   | 0.564 | ns    |
| HSTL_I_DCI_12_M     | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.551 | 0.556 | 0.586   | 0.556 | 0.586 | 0.644 | 0.654  | 0.694  | 0.654   | 0.694 | ns    |
| HSTL_I_DCI_12_S     | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.754 | 0.754 | 0.803   | 0.754 | 0.803 | 0.842 | 0.842  | 0.907  | 0.842   | 0.907 | ns    |
| HSTL_I_DCI_18_F     | 0.258 | 0.321              | 0.339  | 0.321  | 0.339 | 0.422 | 0.445 | 0.461   | 0.445 | 0.461 | 0.509 | 0.566  | 0.595  | 0.566   | 0.595 | ns    |
| HSTL_I_DCI_18_M     | 0.258 | 0.321              | 0.339  | 0.321  | 0.339 | 0.551 | 0.554 | 0.585   | 0.554 | 0.585 | 0.634 | 0.643  | 0.684  | 0.643   | 0.684 | ns    |
| HSTL_I_DCI_18_S     | 0.258 | 0.321              | 0.339  | 0.321  | 0.339 | 0.761 | 0.761 | 0.817   | 0.761 | 0.817 | 0.836 | 0.836  | 0.900  | 0.836   | 0.900 | ns    |
| HSTL_I_DCI_F        | 0.288 | 0.393              | 0.415  | 0.393  | 0.415 | 0.407 | 0.431 | 0.445   | 0.431 | 0.445 | 0.517 | 0.555  | 0.575  | 0.555   | 0.575 | ns    |
| HSTL_I_DCI_M        | 0.288 | 0.393              | 0.415  | 0.393  | 0.415 | 0.548 | 0.552 | 0.581   | 0.552 | 0.581 | 0.635 | 0.644  | 0.684  | 0.644   | 0.684 | ns    |
| HSTL_I_DCI_S        | 0.288 | 0.393              | 0.415  | 0.393  | 0.415 | 0.766 | 0.766 | 0.821   | 0.766 | 0.821 | 0.847 | 0.847  | 0.912  | 0.847   | 0.912 | ns    |
| HSTL_I_F            | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.409 | 0.423 | 0.443   | 0.423 | 0.443 | 0.514 | 0.549  | 0.581  | 0.549   | 0.581 | ns    |
| HSTL_I_M            | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.548 | 0.554 | 0.585   | 0.554 | 0.585 | 0.624 | 0.640  | 0.677  | 0.640   | 0.677 | ns    |
| HSTL_I_S            | 0.322 | 0.378              | 0.399  | 0.378  | 0.399 | 0.766 | 0.766 | 0.816   | 0.766 | 0.816 | 0.811 | 0.811  | 0.866  | 0.811   | 0.866 | ns    |
| HSUL_12_DCI_F       | 0.319 | 0.378              | 0.399  | 0.378  | 0.399 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.520 | 0.558  | 0.586  | 0.558   | 0.586 | ns    |
| HSUL_12_DCI_M       | 0.319 | 0.378              | 0.399  | 0.378  | 0.399 | 0.551 | 0.556 | 0.586   | 0.556 | 0.586 | 0.644 | 0.654  | 0.694  | 0.654   | 0.694 | ns    |
| HSUL_12_DCI_S       | 0.319 | 0.378              | 0.399  | 0.378  | 0.399 | 0.736 | 0.736 | 0.784   | 0.736 | 0.784 | 0.821 | 0.821  | 0.886  | 0.821   | 0.886 | ns    |
| HSUL_12_F           | 0.305 | 0.378              | 0.399  | 0.378  | 0.399 | 0.394 | 0.412 | 0.430   | 0.412 | 0.430 | 0.494 | 0.538  | 0.566  | 0.538   | 0.566 | ns    |
| HSUL_12_M           | 0.305 | 0.378              | 0.399  | 0.378  | 0.399 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.632 | 0.642  | 0.679  | 0.642   | 0.679 | ns    |
| HSUL_12_S           | 0.305 | 0.378              | 0.399  | 0.378  | 0.399 | 0.750 | 0.750 | 0.799   | 0.750 | 0.799 | 0.813 | 0.813  | 0.868  | 0.813   | 0.868 | ns    |



Table 29: IOB High Performance (HP) Switching Characteristics (cont'd)

|               |       | T <sub>INBUF</sub> | _DELAY | _PAD_I |       | Т     | ОИТВИ | F_DELAY | <br>O_PAD | 1     | T     | OUTBUI | _DELAY | _TD_PAI |       |       |
|---------------|-------|--------------------|--------|--------|-------|-------|-------|---------|-----------|-------|-------|--------|--------|---------|-------|-------|
| I/O Standards | 0.90V |                    | 85V    |        | ′2V   | 0.90V |       | 85V     |           | ′2V   | 0.90V |        | 85V    |         | ′2V   | Units |
|               | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2        | -1    | -3    | -2     | -1     | -2      | -1    | 1     |
| LVCMOS12_F_2  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.657 | 0.672 | 0.692   | 0.672     | 0.692 | 0.862 | 0.898  | 0.922  | 0.898   | 0.922 | ns    |
| LVCMOS12_F_4  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.486 | 0.504 | 0.521   | 0.504     | 0.521 | 0.645 | 0.664  | 0.693  | 0.664   | 0.693 | ns    |
| LVCMOS12_F_6  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.469 | 0.485 | 0.507   | 0.485     | 0.507 | 0.585 | 0.634  | 0.669  | 0.634   | 0.669 | ns    |
| LVCMOS12_F_8  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.457 | 0.465 | 0.489   | 0.465     | 0.489 | 0.592 | 0.611  | 0.666  | 0.611   | 0.666 | ns    |
| LVCMOS12_M_2  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.687 | 0.708 | 0.727   | 0.708     | 0.727 | 0.889 | 0.916  | 0.945  | 0.916   | 0.945 | ns    |
| LVCMOS12_M_4  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.533 | 0.550 | 0.573   | 0.550     | 0.573 | 0.629 | 0.664  | 0.690  | 0.664   | 0.690 | ns    |
| LVCMOS12_M_6  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.520 | 0.527 | 0.554   | 0.527     | 0.554 | 0.608 | 0.622  | 0.652  | 0.622   | 0.652 | ns    |
| LVCMOS12_M_8  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.532 | 0.540 | 0.571   | 0.540     | 0.571 | 0.606 | 0.614  | 0.649  | 0.614   | 0.649 | ns    |
| LVCMOS12_S_2  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.767 | 0.767 | 0.803   | 0.767     | 0.803 | 0.981 | 0.990  | 1.024  | 0.990   | 1.024 | ns    |
| LVCMOS12_S_4  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.666 | 0.666 | 0.704   | 0.666     | 0.704 | 0.803 | 0.803  | 0.848  | 0.803   | 0.848 | ns    |
| LVCMOS12_S_6  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.657 | 0.657 | 0.695   | 0.657     | 0.695 | 0.732 | 0.732  | 0.774  | 0.732   | 0.774 | ns    |
| LVCMOS12_S_8  | 0.443 | 0.512              | 0.555  | 0.512  | 0.555 | 0.708 | 0.708 | 0.761   | 0.708     | 0.761 | 0.745 | 0.745  | 0.790  | 0.745   | 0.790 | ns    |
| LVCMOS15_F_12 | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.485 | 0.500 | 0.522   | 0.500     | 0.522 | 0.584 | 0.647  | 0.682  | 0.647   | 0.682 | ns    |
| LVCMOS15_F_2  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.686 | 0.702 | 0.722   | 0.702     | 0.722 | 0.893 | 0.919  | 0.940  | 0.919   | 0.940 | ns    |
| LVCMOS15_F_4  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.567 | 0.579 | 0.601   | 0.579     | 0.601 | 0.727 | 0.755  | 0.781  | 0.755   | 0.781 | ns    |
| LVCMOS15_F_6  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.533 | 0.547 | 0.569   | 0.547     | 0.569 | 0.684 | 0.711  | 0.742  | 0.711   | 0.742 | ns    |
| LVCMOS15_F_8  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.500 | 0.518 | 0.538   | 0.518     | 0.538 | 0.635 | 0.686  | 0.703  | 0.686   | 0.703 | ns    |
| LVCMOS15_M_12 | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.607 | 0.607 | 0.644   | 0.607     | 0.644 | 0.637 | 0.637  | 0.676  | 0.637   | 0.676 | ns    |
| LVCMOS15_M_2  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.736 | 0.741 | 0.770   | 0.741     | 0.770 | 0.929 | 0.938  | 0.962  | 0.938   | 0.962 | ns    |
| LVCMOS15_M_4  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.610 | 0.625 | 0.651   | 0.625     | 0.651 | 0.733 | 0.754  | 0.786  | 0.754   | 0.786 | ns    |
| LVCMOS15_M_6  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.564 | 0.576 | 0.604   | 0.576     | 0.604 | 0.655 | 0.674  | 0.710  | 0.674   | 0.710 | ns    |
| LVCMOS15_M_8  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.565 | 0.568 | 0.601   | 0.568     | 0.601 | 0.634 | 0.639  | 0.681  | 0.639   | 0.681 | ns    |
| LVCMOS15_S_12 | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.788 | 0.788 | 0.855   | 0.788     | 0.855 | 0.695 | 0.695  | 0.733  | 0.695   | 0.733 | ns    |
| LVCMOS15_S_2  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.829 | 0.829 | 0.864   | 0.829     | 0.864 | 1.038 | 1.039  | 1.079  | 1.039   | 1.079 | ns    |
| LVCMOS15_S_4  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.687 | 0.687 | 0.725   | 0.687     | 0.725 | 0.813 | 0.813  | 0.851  | 0.813   | 0.851 | ns    |
| LVCMOS15_S_6  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.671 | 0.671 | 0.710   | 0.671     | 0.710 | 0.726 | 0.726  | 0.763  | 0.726   | 0.763 | ns    |
| LVCMOS15_S_8  | 0.368 | 0.414              | 0.445  | 0.414  | 0.445 | 0.704 | 0.704 | 0.755   | 0.704     | 0.755 | 0.721 | 0.721  | 0.758  | 0.721   | 0.758 | ns    |
| LVCMOS18_F_12 | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.564 | 0.573 | 0.601   | 0.573     | 0.601 | 0.696 | 0.731  | 0.769  | 0.731   | 0.769 | ns    |
| LVCMOS18_F_2  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.723 | 0.739 | 0.760   | 0.739     | 0.760 | 0.918 | 0.945  | 0.971  | 0.945   | 0.971 | ns    |
| LVCMOS18_F_4  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.598 | 0.609 | 0.630   | 0.609     | 0.630 | 0.749 | 0.778  | 0.802  | 0.778   | 0.802 | ns    |
| LVCMOS18_F_6  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.598 | 0.603 | 0.633   | 0.603     | 0.633 | 0.781 | 0.781  | 0.808  | 0.781   | 0.808 | ns    |
| LVCMOS18_F_8  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.567 | 0.573 | 0.600   | 0.573     | 0.600 | 0.712 | 0.733  | 0.767  | 0.733   | 0.767 | ns    |
| LVCMOS18_M_12 | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.640 | 0.640 | 0.678   | 0.640     | 0.678 | 0.670 | 0.670  | 0.709  | 0.670   | 0.709 | ns    |
| LVCMOS18_M_2  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.785 | 0.798 | 0.822   | 0.798     | 0.822 | 0.986 | 0.991  | 1.016  | 0.991   | 1.016 | ns    |
| LVCMOS18_M_4  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.658 | 0.664 | 0.693   | 0.664     | 0.693 | 0.786 | 0.798  | 0.836  | 0.798   | 0.836 | ns    |
| LVCMOS18_M_6  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.625 | 0.629 | 0.663   | 0.629     | 0.663 | 0.727 | 0.735  | 0.775  | 0.735   | 0.775 | ns    |
| LVCMOS18_M_8  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.626 | 0.626 | 0.661   | 0.626     | 0.661 | 0.705 | 0.705  | 0.746  | 0.705   | 0.746 | ns    |
| LVCMOS18_S_12 | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.795 | 0.795 | 0.861   | 0.795     | 0.861 | 0.683 | 0.683  | 0.721  | 0.683   | 0.721 | ns    |
| LVCMOS18_S_2  | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.861 | 0.862 | 0.897   | 0.862     | 0.897 | 1.061 | 1.076  | 1.098  | 1.076   | 1.098 | ns    |



Table 29: IOB High Performance (HP) Switching Characteristics (cont'd)

|                  |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | Т     | ОИТВИ | F_DELAY |       | 1     | T     | OUTBUI | _DELAY  | _TD_PAI | <u> </u> |       |
|------------------|-------|--------------------|--------|--------|-------|-------|-------|---------|-------|-------|-------|--------|---------|---------|----------|-------|
| I/O Standards    | 0.90V |                    | 85V    |        | ′2V   | 0.90V |       | 85V     |       | ′2V   | 0.90V |        | 85V     |         | ′2V      | Units |
|                  | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2    | -1    | -3    | -2     | -1      | -2      | -1       | 1     |
| LVCMOS18_S_4     | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.716 | 0.716 | 0.758   | 0.716 | 0.758 | 0.829 | 0.829  | 0.872   | 0.829   | 0.872    | ns    |
| LVCMOS18_S_6     | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.682 | 0.682 | 0.724   | 0.682 | 0.724 | 0.724 | 0.724  | 0.762   | 0.724   | 0.762    | ns    |
| LVCMOS18_S_8     | 0.352 | 0.418              | 0.445  | 0.418  | 0.445 | 0.707 | 0.707 | 0.760   | 0.707 | 0.760 | 0.709 | 0.709  | 0.745   | 0.709   | 0.745    | ns    |
| LVDCI_15_F       | 0.369 | 0.425              | 0.462  | 0.425  | 0.462 | 0.407 | 0.426 | 0.443   | 0.426 | 0.443 | 0.514 | 0.548  | 0.581   | 0.548   | 0.581    | ns    |
| LVDCI_15_M       | 0.369 | 0.425              | 0.462  | 0.425  | 0.462 | 0.549 | 0.553 | 0.582   | 0.553 | 0.582 | 0.632 | 0.645  | 0.685   | 0.645   | 0.685    | ns    |
| LVDCI_15_S       | 0.369 | 0.425              | 0.462  | 0.425  | 0.462 | 0.749 | 0.749 | 0.803   | 0.749 | 0.803 | 0.821 | 0.821  | 0.890   | 0.821   | 0.890    | ns    |
| LVDCI_18_F       | 0.367 | 0.414              | 0.447  | 0.414  | 0.447 | 0.422 | 0.441 | 0.459   | 0.441 | 0.459 | 0.541 | 0.560  | 0.589   | 0.560   | 0.589    | ns    |
| LVDCI_18_M       | 0.367 | 0.414              | 0.447  | 0.414  | 0.447 | 0.546 | 0.554 | 0.585   | 0.554 | 0.585 | 0.622 | 0.644  | 0.683   | 0.644   | 0.683    | ns    |
| LVDCI_18_S       | 0.367 | 0.414              | 0.447  | 0.414  | 0.447 | 0.760 | 0.760 | 0.818   | 0.760 | 0.818 | 0.837 | 0.837  | 0.899   | 0.837   | 0.899    | ns    |
| LVDS             | 0.508 | 0.539              | 0.620  | 0.539  | 0.620 | 0.626 | 0.626 | 0.662   | 0.626 | 0.662 |       | 9      | 960.447 |         |          | ns    |
| MIPI_DPHY_DCI_HS | 0.305 | 0.386              | 0.415  | 0.386  | 0.415 | 0.489 | 0.502 | 0.522   | 0.502 | 0.522 | N/A   | N/A    | N/A     | N/A     | N/A      | ns    |
| MIPI_DPHY_DCI_LP | 8.438 | 8.438              | 8.792  | 8.438  | 8.792 | 0.895 | 0.914 | 0.937   | 0.914 | 0.937 | N/A   | N/A    | N/A     | N/A     | N/A      | ns    |
| POD10_DCI_F      | 0.336 | 0.408              | 0.430  | 0.408  | 0.430 | 0.407 | 0.425 | 0.444   | 0.425 | 0.444 | 0.512 | 0.555  | 0.584   | 0.555   | 0.584    | ns    |
| POD10_DCI_M      | 0.336 | 0.408              | 0.430  | 0.408  | 0.430 | 0.533 | 0.542 | 0.571   | 0.542 | 0.571 | 0.618 | 0.640  | 0.681   | 0.640   | 0.681    | ns    |
| POD10_DCI_S      | 0.336 | 0.408              | 0.430  | 0.408  | 0.430 | 0.724 | 0.754 | 0.815   | 0.754 | 0.815 | 0.815 | 0.850  | 0.917   | 0.850   | 0.917    | ns    |
| POD10_F          | 0.336 | 0.407              | 0.430  | 0.407  | 0.430 | 0.425 | 0.438 | 0.459   | 0.438 | 0.459 | 0.531 | 0.569  | 0.601   | 0.569   | 0.601    | ns    |
| POD10_M          | 0.336 | 0.407              | 0.430  | 0.407  | 0.430 | 0.519 | 0.538 | 0.568   | 0.538 | 0.568 | 0.589 | 0.630  | 0.667   | 0.630   | 0.667    | ns    |
| POD10_S          | 0.336 | 0.407              | 0.430  | 0.407  | 0.430 | 0.752 | 0.766 | 0.821   | 0.766 | 0.821 | 0.821 | 0.836  | 0.894   | 0.836   | 0.894    | ns    |
| POD12_DCI_F      | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.519 | 0.558  | 0.586   | 0.558   | 0.586    | ns    |
| POD12_DCI_M      | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.516 | 0.543 | 0.572   | 0.543 | 0.572 | 0.602 | 0.638  | 0.678   | 0.638   | 0.678    | ns    |
| POD12_DCI_S      | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.740 | 0.772 | 0.822   | 0.772 | 0.822 | 0.833 | 0.862  | 0.929   | 0.862   | 0.929    | ns    |
| POD12_F          | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.438 | 0.455 | 0.476   | 0.455 | 0.476 | 0.549 | 0.595  | 0.626   | 0.595   | 0.626    | ns    |
| POD12_M          | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.632 | 0.641  | 0.679   | 0.641   | 0.679    | ns    |
| POD12_S          | 0.336 | 0.409              | 0.431  | 0.409  | 0.431 | 0.749 | 0.767 | 0.817   | 0.767 | 0.817 | 0.818 | 0.832  | 0.889   | 0.832   | 0.889    | ns    |
| SLVS_400_18      | 0.492 | 0.539              | 0.620  | 0.539  | 0.620 | N/A   | N/A   | N/A     | N/A   | N/A   | N/A   | N/A    | N/A     | N/A     | N/A      | ns    |
| SSTL12_DCI_F     | 0.331 | 0.381              | 0.399  | 0.381  | 0.399 | 0.411 | 0.425 | 0.443   | 0.425 | 0.443 | 0.520 | 0.558  | 0.586   | 0.558   | 0.586    | ns    |
| SSTL12_DCI_M     | 0.331 | 0.381              | 0.399  | 0.381  | 0.399 | 0.549 | 0.557 | 0.587   | 0.557 | 0.587 | 0.643 | 0.654  | 0.694   | 0.654   | 0.694    | ns    |
| SSTL12_DCI_S     | 0.331 | 0.381              | 0.399  | 0.381  | 0.399 | 0.754 | 0.754 | 0.803   | 0.754 | 0.803 | 0.842 | 0.842  | 0.908   | 0.842   | 0.908    | ns    |
| SSTL12_F         | 0.320 | 0.403              | 0.403  | 0.403  | 0.403 | 0.394 | 0.412 | 0.430   | 0.412 | 0.430 | 0.494 | 0.538  | 0.566   | 0.538   | 0.566    | ns    |
| SSTL12_M         | 0.320 | 0.403              | 0.403  | 0.403  | 0.403 | 0.550 | 0.553 | 0.584   | 0.553 | 0.584 | 0.630 | 0.641  | 0.676   | 0.641   | 0.676    | ns    |
| SSTL12_S         | 0.320 | 0.403              | 0.403  | 0.403  | 0.403 | 0.758 | 0.758 | 0.808   | 0.758 | 0.808 | 0.823 | 0.823  | 0.879   | 0.823   | 0.879    | ns    |
| SSTL135_DCI_F    | 0.341 | 0.366              | 0.399  | 0.366  | 0.399 | 0.392 | 0.411 | 0.428   | 0.411 | 0.428 | 0.494 | 0.537  | 0.565   | 0.537   | 0.565    | ns    |
| SSTL135_DCI_M    | 0.341 | 0.366              | 0.399  | 0.366  | 0.399 | 0.551 | 0.551 | 0.582   | 0.551 | 0.582 | 0.643 | 0.645  | 0.685   | 0.645   | 0.685    | ns    |
| SSTL135_DCI_S    | 0.341 | 0.366              | 0.399  | 0.366  | 0.399 | 0.746 | 0.746 | 0.799   | 0.746 | 0.799 | 0.829 | 0.829  | 0.893   | 0.829   | 0.893    | ns    |
| SSTL135_F        | 0.321 | 0.378              | 0.399  | 0.378  | 0.399 | 0.393 | 0.408 | 0.428   | 0.408 | 0.428 | 0.491 | 0.528  | 0.561   | 0.528   | 0.561    | ns    |
| SSTL135_M        | 0.321 | 0.378              | 0.399  | 0.378  | 0.399 | 0.548 | 0.555 | 0.585   | 0.555 | 0.585 | 0.621 | 0.641  | 0.679   | 0.641   | 0.679    | ns    |
| SSTL135_S        | 0.321 | 0.378              | 0.399  | 0.378  | 0.399 | 0.772 | 0.772 | 0.823   | 0.772 | 0.823 | 0.827 | 0.827  | 0.878   | 0.827   | 0.878    | ns    |
| SSTL15_DCI_F     | 0.319 | 0.402              | 0.417  | 0.402  | 0.417 | 0.394 | 0.412 | 0.429   | 0.412 | 0.429 | 0.497 | 0.531  | 0.563   | 0.531   | 0.563    | ns    |
| SSTL15_DCI_M     | 0.319 | 0.402              | 0.417  | 0.402  | 0.417 | 0.549 | 0.553 | 0.583   | 0.553 | 0.583 | 0.632 | 0.645  | 0.685   | 0.645   | 0.685    | ns    |



Table 29: IOB High Performance (HP) Switching Characteristics (cont'd)

|                |       | T <sub>INBUE</sub> | _DELAY | _PAD_I |       | Т     | ОПТВО | F_DELAY | _O_PAD | ı     | T,    | OUTBUR  | _DELAY | _TD_PAG | )     |       |
|----------------|-------|--------------------|--------|--------|-------|-------|-------|---------|--------|-------|-------|---------|--------|---------|-------|-------|
| I/O Standards  | 0.90V | 0.8                | 85V    | 0.7    | ′2V   | 0.90V | 0.8   | 5V      | 0.7    | ′2V   | 0.90V | 0.8     | 85V    | 0.7     | ′2V   | Units |
|                | -3    | -2                 | -1     | -2     | -1    | -3    | -2    | -1      | -2     | -1    | -3    | -2      | -1     | -2      | -1    |       |
| SSTL15_DCI_S   | 0.319 | 0.402              | 0.417  | 0.402  | 0.417 | 0.768 | 0.768 | 0.822   | 0.768  | 0.822 | 0.847 | 0.847   | 0.912  | 0.847   | 0.912 | ns    |
| SSTL15_F       | 0.320 | 0.371              | 0.400  | 0.371  | 0.400 | 0.393 | 0.408 | 0.428   | 0.408  | 0.428 | 0.494 | 0.530   | 0.556  | 0.530   | 0.556 | ns    |
| SSTL15_M       | 0.320 | 0.371              | 0.400  | 0.371  | 0.400 | 0.547 | 0.554 | 0.585   | 0.554  | 0.585 | 0.624 | 0.639   | 0.677  | 0.639   | 0.677 | ns    |
| SSTL15_S       | 0.320 | 0.371              | 0.400  | 0.371  | 0.400 | 0.767 | 0.767 | 0.817   | 0.767  | 0.817 | 0.813 | 0.813   | 0.867  | 0.813   | 0.867 | ns    |
| SSTL18_I_DCI_F | 0.256 | 0.329              | 0.336  | 0.329  | 0.336 | 0.422 | 0.445 | 0.461   | 0.445  | 0.461 | 0.540 | 0.566   | 0.595  | 0.566   | 0.595 | ns    |
| SSTL18_I_DCI_M | 0.256 | 0.329              | 0.336  | 0.329  | 0.336 | 0.552 | 0.554 | 0.585   | 0.554  | 0.585 | 0.629 | 0.644   | 0.683  | 0.644   | 0.683 | ns    |
| SSTL18_I_DCI_S | 0.256 | 0.329              | 0.336  | 0.329  | 0.336 | 0.762 | 0.762 | 0.818   | 0.762  | 0.818 | 0.837 | 0.837   | 0.899  | 0.837   | 0.899 | ns    |
| SSTL18_I_F     | 0.259 | 0.316              | 0.337  | 0.316  | 0.337 | 0.439 | 0.454 | 0.476   | 0.454  | 0.476 | 0.549 | 0.578   | 0.608  | 0.578   | 0.608 | ns    |
| SSTL18_I_M     | 0.259 | 0.316              | 0.337  | 0.316  | 0.337 | 0.567 | 0.571 | 0.603   | 0.571  | 0.603 | 0.535 | 0.652   | 0.692  | 0.652   | 0.692 | ns    |
| SSTL18_I_S     | 0.259 | 0.316              | 0.337  | 0.316  | 0.337 | 0.782 | 0.782 | 0.835   | 0.782  | 0.835 | 0.816 | 0.816   | 0.870  | 0.816   | 0.870 | ns    |
| SUB_LVDS       | 0.508 | 0.539              | 0.620  | 0.539  | 0.620 | 0.658 | 0.660 | 0.692   | 0.660  | 0.692 | 907.4 | 969.863 |        |         | ns    |       |

### **IOB 3-state Output Switching Characteristics**

Table 30 specifies the values of T<sub>OUTBUF\_DELAY\_TE\_PAD</sub> and T<sub>INBUF\_DELAY\_IBUFDIS\_O</sub>.

- T<sub>OUTBUF\_DELAY\_TE\_PAD</sub> is the delay from the T pin to the IOB pad through the output buffer of an IOB pad, when 3-state is enabled (i.e., a high impedance state).
- ullet T<sub>INBUF DELAY IBUFDIS O</sub> is the IOB delay from IBUFDISABLE to O output.
- In HP I/O banks, the internal DCI termination turn-off time is always faster than T<sub>OUTBUF\_DELAY\_TE\_PAD</sub> when the DCITERMDISABLE pin is used.
- In HD I/O banks, the internal IN\_TERM termination turn-off time is always faster than T<sub>OUTBUF\_DELAY\_TE\_PAD</sub> when the INTERMDISABLE pin is used.

Table 30: IOB 3-state Output Switching Characteristics

|                                    |                                                                 | Speed ( | Grade and | V <sub>CCINT</sub> Op | erating V | oltages |       |
|------------------------------------|-----------------------------------------------------------------|---------|-----------|-----------------------|-----------|---------|-------|
| Symbol                             | Description                                                     | 0.90V   | 0.8       | 35V                   | 0.7       | ′2V     | Units |
|                                    |                                                                 | -3      | -2        | -1                    | -2        | -1      |       |
| T <sub>OUTBUF_DELAY_TE_PAD</sub>   | T input to pad high-impedance for HD I/O banks                  | 6.167   | 6.318     | 6.369                 | 6.699     | 6.752   | ns    |
|                                    | T input to pad high-impedance for HP I/O banks                  | 5.330   | 5.330     | 5.341                 | 5.330     | 5.341   | ns    |
| T <sub>INBUF_DELAY_IBUFDIS_O</sub> | IBUF turn-on time from IBUFDISABLE to O output for HD I/O banks | 2.266   | 2.266     | 2.430                 | 2.266     | 2.430   | ns    |
|                                    | IBUF turn-on time from IBUFDISABLE to O output for HP I/O banks | 0.873   | 0.936     | 1.037                 | 0.936     | 1.037   | ns    |

### **Input Delay Measurement Methodology**

The following table shows the test setup parameters used for measuring input delay.



**Table 31: Input Delay Measurement Methodology** 

| Description                                        | I/O Standard<br>Attribute         | V <sub>L</sub> <sup>1, 2</sup> | V <sub>H</sub> <sup>1, 2</sup> | V <sub>MEAS</sub> 1, 4 | V <sub>REF</sub> 1, 3, 5 |
|----------------------------------------------------|-----------------------------------|--------------------------------|--------------------------------|------------------------|--------------------------|
| LVCMOS, 1.2V                                       | LVCMOS12                          | 0.1                            | 1.1                            | 0.6                    | -                        |
| LVCMOS, LVDCI, HSLVDCI, 1.5V                       | LVCMOS15, LVDCI_15,<br>HSLVDCI_15 | 0.1                            | 1.4                            | 0.75                   | -                        |
| LVCMOS, LVDCI, HSLVDCI, 1.8V                       | LVCMOS18, LVDCI_18,<br>HSLVDCI_18 | 0.1                            | 1.7                            | 0.9                    | -                        |
| LVCMOS, 2.5V                                       | LVCMOS25                          | 0.1                            | 2.4                            | 1.25                   | -                        |
| LVCMOS, 3.3V                                       | LVCMOS33                          | 0.1                            | 3.2                            | 1.65                   | -                        |
| LVTTL, 3.3V                                        | LVTTL                             | 0.1                            | 3.2                            | 1.65                   | -                        |
| HSTL (high-speed transceiver logic), class I, 1.2V | HSTL_I_12                         | V <sub>REF</sub> - 0.25        | V <sub>REF</sub> + 0.25        | V <sub>REF</sub>       | 0.6                      |
| HSTL, class I, 1.5V                                | HSTL_I                            | V <sub>REF</sub> - 0.325       | V <sub>REF</sub> + 0.325       | V <sub>REF</sub>       | 0.75                     |
| HSTL, class I, 1.8V                                | HSTL_I_18                         | V <sub>REF</sub> - 0.4         | V <sub>REF</sub> + 0.4         | V <sub>REF</sub>       | 0.9                      |
| HSUL (high-speed unterminated logic), 1.2V         | HSUL_12                           | V <sub>REF</sub> - 0.25        | V <sub>REF</sub> + 0.25        | V <sub>REF</sub>       | 0.6                      |
| SSTL12 (stub series terminated logic), 1.2V        | SSTL12                            | V <sub>REF</sub> - 0.25        | V <sub>REF</sub> + 0.25        | V <sub>REF</sub>       | 0.6                      |
| SSTL135 and SSTL135 class II, 1.35V                | SSTL135, SSTL135_II               | V <sub>REF</sub> - 0.2875      | V <sub>REF</sub> + 0.2875      | V <sub>REF</sub>       | 0.675                    |
| SSTL15 and SSTL15 class II, 1.5V                   | SSTL15, SSTL15_II                 | V <sub>REF</sub> - 0.325       | V <sub>REF</sub> + 0.325       | V <sub>REF</sub>       | 0.75                     |
| SSTL18, class I and II, 1.8V                       | SSTL18_I, SSTL18_II               | V <sub>REF</sub> - 0.4         | V <sub>REF</sub> + 0.4         | V <sub>REF</sub>       | 0.9                      |
| POD10, 1.0V                                        | POD10                             | V <sub>REF</sub> - 0.2         | V <sub>REF</sub> + 0.2         | V <sub>REF</sub>       | 0.7                      |
| POD12, 1.2V                                        | POD12                             | V <sub>REF</sub> - 0.24        | V <sub>REF</sub> + 0.24        | V <sub>REF</sub>       | 0.84                     |
| DIFF_HSTL, class I, 1.2V                           | DIFF_HSTL_I_12                    | 0.6 - 0.25                     | 0.6 + 0.25                     | 06                     | -                        |
| DIFF_HSTL, class I, 1.5V                           | DIFF_HSTL_I                       | 0.75 - 0.325                   | 0.75 + 0.325                   | 06                     | -                        |
| DIFF_HSTL, class I, 1.8V                           | DIFF_HSTL_I_18                    | 0.9 - 0.4                      | 0.9 + 0.4                      | 06                     | -                        |
| DIFF_HSUL, 1.2V                                    | DIFF_HSUL_12                      | 0.6 - 0.25                     | 0.6 + 0.25                     | 06                     | -                        |
| DIFF_SSTL, 1.2V                                    | DIFF_SSTL12                       | 0.6 - 0.25                     | 0.6 + 0.25                     | 06                     | -                        |
| DIFF_SSTL135 and DIFF_SSTL135 class II, 1.35V      | DIFF_SSTL135,<br>DIFF_SSTL135_II  | 0.675 - 0.2875                 | 0.675 + 0.2875                 | 06                     | -                        |
| DIFF_SSTL15 and DIFF_SSTL15 class II, 1.5V         | DIFF_SSTL15,<br>DIFF_SSTL15_II    | 0.75 - 0.325                   | 0.75 + 0.325                   | 06                     | -                        |
| DIFF_SSTL18_I, DIFF_SSTL18_II, 1.8V                | DIFF_SSTL18_I,<br>DIFF_SSTL18_II  | 0.9 - 0.4                      | 0.9 + 0.4                      | 06                     | -                        |
| DIFF_POD10, 1.0V                                   | DIFF_POD10                        | 0.5 - 0.2                      | 0.5 + 0.2                      | 06                     | -                        |
| DIFF_POD12, 1.2V                                   | DIFF_POD12                        | 0.6 - 0.25                     | 0.6 + 0.25                     | 06                     | -                        |
| LVDS (low-voltage differential signaling), 1.8V    | LVDS                              | 0.9 - 0.125                    | 0.9 + 0.125                    | 06                     | -                        |
| LVDS_25, 2.5V                                      | LVDS_25                           | 1.25 - 0.125                   | 1.25 + 0.125                   | 06                     | -                        |
| SUB_LVDS, 1.8V                                     | SUB_LVDS                          | 0.9 - 0.125                    | 0.9 + 0.125                    | 06                     | -                        |
| SLVS, 1.8V                                         | SLVS_400_18                       | 0.9 - 0.125                    | 0.9 + 0.125                    | 06                     | -                        |
| SLVS, 2.5V                                         | SLVS_400_25                       | 1.25 - 0.125                   | 1.25 + 0.125                   | 06                     | -                        |
| LVPECL, 2.5V                                       | LVPECL                            | 1.25 - 0.125                   | 1.25 + 0.125                   | 06                     | -                        |
| MIPI D-PHY (high speed) 1.2V                       | MIPI_DPHY_DCI_HS                  | 0.2 - 0.125                    | 0.2 + 0.125                    | 06                     | -                        |



Table 31: Input Delay Measurement Methodology (cont'd)

| Description                 | I/O Standard<br>Attribute | V <sub>L</sub> <sup>1, 2</sup> | V <sub>H</sub> <sup>1, 2</sup> | V <sub>MEAS</sub> 1, 4 | V <sub>REF</sub> 1, 3, 5 |
|-----------------------------|---------------------------|--------------------------------|--------------------------------|------------------------|--------------------------|
| MIPI D-PHY (low power) 1.2V | MIPI_DPHY_DCI_LP          | 0.715 - 0.2                    | 0.715 + 0.2                    | 06                     | ı                        |

- The input delay measurement methodology parameters for LVDCI/HSLVDCI are the same for LVCMOS standards of the same voltage.
   Parameters for all other DCI standards are the same for the corresponding non-DCI standards.
- 2. Input waveform switches between  $V_L$  and  $V_H$ .
- 3. Measurements are made at typical, minimum, and maximum V<sub>REF</sub> values. Reported delays reflect worst case of these measurements. V<sub>REF</sub> values listed are typical.
- 4. Input voltage level from which measurement starts.
- 5. This is an input voltage reference that bears no relation to the  $V_{REF}/V_{MEAS}$  parameters found in IBIS models and/or noted in Figure 1.
- 6. The value given is the differential input voltage.

# **Output Delay Measurement Methodology**

Output delays are measured with short output traces. Standard termination was used for all testing. The propagation delay of the trace is characterized separately and subtracted from the final measurement, and is therefore not included in the generalized test setups shown in Figure 1 and Figure 2.

Figure 1: Single-Ended Test Setup



Figure 2: Differential Test Setup



Parameters  $V_{REF}$ ,  $R_{REF}$ ,  $C_{REF}$ , and  $V_{MEAS}$  fully describe the test conditions for each I/O standard. The most accurate prediction of propagation delay in any given application can be obtained through IBIS simulation, using this method:

1. Simulate the output driver of choice into the generalized test setup using values from Table 32.



- 2. Record the time to  $V_{\text{MEAS}}$ .
- 3. Simulate the output driver of choice into the actual PCB trace and load using the appropriate IBIS model or capacitance value to represent the load.
- 4. Record the time to  $V_{\text{MEAS}}$ .
- 5. Compare the results of step 2 and step 4. The increase or decrease in delay yields the actual propagation delay of the PCB trace.

**Table 32: Output Delay Measurement Methodology** 

| Description                                        | I/O Standard Attribute        | R <sub>REF</sub> (Ω) | C <sub>REF</sub> <sup>1</sup><br>(pF) | V <sub>MEAS</sub> (V) | V <sub>REF</sub><br>(V) |
|----------------------------------------------------|-------------------------------|----------------------|---------------------------------------|-----------------------|-------------------------|
| LVCMOS, 1.2V                                       | LVCMOS12                      | 1M                   | 0                                     | 0.6                   | 0                       |
| LVCMOS, 1.5V                                       | LVCMOS15                      | 1M                   | 0                                     | 0.75                  | 0                       |
| LVCMOS, 1.8V                                       | LVCMOS18                      | 1M                   | 0                                     | 0.9                   | 0                       |
| LVCMOS, 2.5V                                       | LVCMOS25                      | 1M                   | 0                                     | 1.25                  | 0                       |
| LVCMOS, 3.3V                                       | LVCMOS33                      | 1M                   | 0                                     | 1.65                  | 0                       |
| LVTTL, 3.3V                                        | LVTTL                         | 1M                   | 0                                     | 1.65                  | 0                       |
| LVDCI, HSLVDCI, 1.5V                               | LVDCI_15, HSLVDCI_15          | 50                   | 0                                     | $V_{REF}$             | 0.75                    |
| LVDCI, HSLVDCI, 1.8V                               | LVDCI_15, HSLVDCI_18          | 50                   | 0                                     | $V_{REF}$             | 0.9                     |
| HSTL (high-speed transceiver logic), class I, 1.2V | HSTL_I_12                     | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| HSTL, class I, 1.5V                                | HSTL_I                        | 50                   | 0                                     | $V_{REF}$             | 0.75                    |
| HSTL, class I, 1.8V                                | HSTL_I_18                     | 50                   | 0                                     | $V_{REF}$             | 0.9                     |
| HSUL (high-speed unterminated logic), 1.2V         | HSUL_12                       | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| SSTL12 (stub series terminated logic), 1.2V        | SSTL12                        | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| SSTL135 and SSTL135 class II, 1.35V                | SSTL135, SSTL135_II           | 50                   | 0                                     | $V_{REF}$             | 0.675                   |
| SSTL15 and SSTL15 class II, 1.5V                   | SSTL15, SSTL15_II             | 50                   | 0                                     | $V_{REF}$             | 0.75                    |
| SSTL18, class I and class II, 1.8V                 | SSTL18_I, SSTL18_II           | 50                   | 0                                     | $V_{REF}$             | 0.9                     |
| POD10, 1.0V                                        | POD10                         | 50                   | 0                                     | $V_{REF}$             | 1.0                     |
| POD12, 1.2V                                        | POD12                         | 50                   | 0                                     | $V_{REF}$             | 1.2                     |
| DIFF_HSTL, class I, 1.2V                           | DIFF_HSTL_I_12                | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| DIFF_HSTL, class I, 1.5V                           | DIFF_HSTL_I                   | 50                   | 0                                     | $V_{REF}$             | 0.75                    |
| DIFF_HSTL, class I, 1.8V                           | DIFF_HSTL_I_18                | 50                   | 0                                     | $V_{REF}$             | 0.9                     |
| DIFF_HSUL, 1.2V                                    | DIFF_HSUL_12                  | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| DIFF_SSTL12, 1.2V                                  | DIFF_SSTL12                   | 50                   | 0                                     | $V_{REF}$             | 0.6                     |
| DIFF_SSTL135 and DIFF_SSTL135 class II, 1.35V      | DIFF_SSTL135, DIFF_SSTL135_II | 50                   | 0                                     | $V_{REF}$             | 0.675                   |
| DIFF_SSTL15 and DIFF_SSTL15 class II, 1.5V         | DIFF_SSTL15, DIFF_SSTL15_II   | 50                   | 0                                     | $V_{REF}$             | 0.75                    |
| DIFF_SSTL18, class I and II, 1.8V                  | DIFF_SSTL18_I, DIFF_SSTL18_II | 50                   | 0                                     | $V_{REF}$             | 0.9                     |
| DIFF_POD10, 1.0V                                   | DIFF_POD10                    | 50                   | 0                                     | V <sub>REF</sub>      | 1.0                     |
| DIFF_POD12, 1.2V                                   | DIFF_POD12                    | 50                   | 0                                     | $V_{REF}$             | 1.2                     |
| LVDS (low-voltage differential signaling), 1.8V    | LVDS                          | 100                  | 0                                     | 0 <sup>2</sup>        | 0                       |
| SUB_LVDS, 1.8V                                     | SUB_LVDS                      | 100                  | 0                                     | 0 <sup>2</sup>        | 0                       |
| MIPI D-PHY (high speed) 1.2V                       | MIPI_DPHY_DCI_HS              | 100                  | 0                                     | 0 <sup>2</sup>        | 0                       |



### Table 32: Output Delay Measurement Methodology (cont'd)

| Description                 | I/O Standard Attribute | R <sub>REF</sub><br>(Ω) | C <sub>REF</sub> 1<br>(pF) | V <sub>MEAS</sub><br>(V) | V <sub>REF</sub><br>(V) |
|-----------------------------|------------------------|-------------------------|----------------------------|--------------------------|-------------------------|
| MIPI D-PHY (low power) 1.2V | MIPI_DPHY_DCI_LP       | 1M                      | 0                          | 0.6                      | 0                       |

#### Notes:

- 1. C<sub>REF</sub> is the capacitance of the probe, nominally 0 pF.
- 2. The value given is the differential output voltage.

# **Block RAM and FIFO Switching Characteristics**

Table 33: Block RAM and FIFO Switching Characteristics

|                              |                                                                                                      | Speed ( | peed Grade and V <sub>CCINT</sub> Operating Voltages |      |       |      |         |  |
|------------------------------|------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------|------|-------|------|---------|--|
| Symbol                       | Description                                                                                          | 0.90V   | 0.85V                                                |      | 0.72V |      | Units   |  |
|                              |                                                                                                      | -3      | -2                                                   | -1   | -2    | -1   | ]       |  |
| Maximum Fre                  | quency                                                                                               |         |                                                      |      |       |      |         |  |
| F <sub>MAX_WF_NC</sub>       | Block RAM (WRITE_FIRST and NO_CHANGE modes)                                                          | 825     | 738                                                  | 645  | 585   | 516  | MHz     |  |
| F <sub>MAX_RF</sub>          | Block RAM (READ_FIRST mode)                                                                          | 718     | 637                                                  | 575  | 510   | 460  | MHz     |  |
| F <sub>MAX_FIFO</sub>        | FIFO in all modes without ECC                                                                        | 825     | 738                                                  | 645  | 585   | 516  | MHz     |  |
| F <sub>MAX_ECC</sub>         | Block RAM and FIFO in ECC configuration without PIPELINE                                             | 718     | 637                                                  | 575  | 510   | 460  | MHz     |  |
|                              | Block RAM and FIFO in ECC configuration with PIPELINE and Block RAM in WRITE_FIRST or NO_CHANGE mode | 825     | 738                                                  | 645  | 585   | 516  | MHz     |  |
| T <sub>PW</sub> <sup>1</sup> | Minimum pulse width                                                                                  | 495     | 542                                                  | 543  | 577   | 578  | ps      |  |
| Block RAM an                 | d FIFO Clock-to-Out Delays                                                                           |         |                                                      |      |       |      | •       |  |
| T <sub>RCKO_DO</sub>         | Clock CLK to DOUT output (without output register)                                                   | 0.91    | 1.02                                                 | 1.11 | 1.46  | 1.53 | ns, Max |  |
| T <sub>RCKO_DO_REG</sub>     | Clock CLK to DOUT output (with output register)                                                      | 0.27    | 0.29                                                 | 0.30 | 0.42  | 0.44 | ns, Max |  |

### Notes:

### **UltraRAM Switching Characteristics**

The UltraScale Architecture and Product Data Sheet: Overview (DS890) lists the Kintex UltraScale+ FPGAs that include this memory.

<sup>1.</sup> The MMCM and PLL DUTY\_CYCLE attribute should be set to 50% to meet the pulse-width requirements at the higher frequencies.



**Table 34: UltraRAM Switching Characteristics** 

|                                 |                                                                        | Speed Grade and V <sub>CCINT</sub> Operating Voltages |     |       |     |       |     |
|---------------------------------|------------------------------------------------------------------------|-------------------------------------------------------|-----|-------|-----|-------|-----|
| Symbol                          | Description                                                            | 0.90V 0.85V                                           |     | 0.72V |     | Units |     |
|                                 |                                                                        | -3 -2                                                 | -2  | -1    | -2  | -1    |     |
| Maximum Frequency               | ·<br>·                                                                 |                                                       |     |       |     |       |     |
| F <sub>MAX</sub>                | UltraRAM maximum frequency with OREG_B = True                          | 650                                                   | 600 | 575   | 500 | 481   | MHz |
| F <sub>MAX_ECC_NOPIPELINE</sub> | UltraRAM maximum frequency with OREG_B = False and EN_ECC_RD_B = True  | 435                                                   | 400 | 386   | 312 | 303   | MHz |
| F <sub>MAX_NOPIPELINE</sub>     | UltraRAM maximum frequency with OREG_B = False and EN_ECC_RD_B = False | 528                                                   | 500 | 478   | 404 | 389   | MHz |
| T <sub>PW</sub> <sup>1</sup>    | Minimum pulse width                                                    | 650                                                   | 700 | 730   | 800 | 832   | ps  |
| T <sub>RSTPW</sub>              | Asynchronous reset minimum pulse width. One cycle required             | 1 clock cycle                                         |     |       |     |       |     |

# **Input/Output Delay Switching Characteristics**

**Table 35: Input/Output Delay Switching Characteristics** 

|                                                                    |                                                                                                           | Speed Grade and V <sub>CCINT</sub> Operating Voltages |                   |                |                |                |     |
|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|----------------|----------------|----------------|-----|
| Symbol                                                             | Description                                                                                               | 0.90V 0.85V                                           |                   | 0.72V          |                | Units          |     |
|                                                                    |                                                                                                           | -3                                                    | -2                | -1             | -2             | -1             | 1   |
| F <sub>REFCLK</sub>                                                | Reference clock frequency for IDELAYCTRL (component mode)                                                 | 300 to 800                                            |                   |                |                |                |     |
|                                                                    | Reference clock frequency when using BITSLICE_CONTROL with REFCLK (in native mode (for RX_BITSLICE only)) | 300 to 800                                            |                   |                |                |                |     |
|                                                                    | Reference clock frequency for BITSLICE_CONTROL with PLL_CLK (in native mode) <sup>1</sup>                 | 300 to<br>2666.67                                     | 300 to<br>2666.67 | 300 to<br>2400 | 300 to<br>2400 | 300 to<br>2133 | MHz |
| T <sub>MINPER_CLK</sub>                                            | Minimum period for IODELAY clock                                                                          | 3.195                                                 | 3.195             | 3.195          | 3.195          | 3.195          | ns  |
| T <sub>MINPER_RST</sub>                                            | Minimum reset pulse width                                                                                 |                                                       |                   | 52.00          |                |                | ns  |
| T <sub>IDELAY_RESOLUTION</sub> /<br>T <sub>ODELAY_RESOLUTION</sub> | IDELAY/ODELAY chain resolution                                                                            | 2.1 to 12                                             |                   |                |                |                | ps  |

### Notes:

1. PLL settings could restrict the minimum allowable data rate. For example, when using a PLL with CLKOUTPHY\_MODE = VCO\_HALF, the minimum frequency is PLL\_F<sub>VCOMIN</sub>/2.

<sup>1.</sup> The MMCM and PLL DUTY\_CYCLE attribute should be set to 50% to meet the pulse-width requirements at the higher frequencies.



# **DSP48 Slice Switching Characteristics**

**Table 36: DSP48 Slice Switching Characteristics** 

|                                       |                                                              | Speed       | oltages |                    |     |       |     |
|---------------------------------------|--------------------------------------------------------------|-------------|---------|--------------------|-----|-------|-----|
| Symbol                                | Description                                                  | 0.90V 0.85V |         | 0.72V <sup>1</sup> |     | Units |     |
|                                       |                                                              | -3 -2       | -1      | -2                 | -1  |       |     |
| Maximum Frequency                     | •                                                            |             | 1       |                    |     |       |     |
| F <sub>MAX</sub>                      | With all registers used                                      | 891         | 775     | 645                | 644 | 600   | MHz |
| F <sub>MAX_PATDET</sub>               | With pattern detector                                        | 794         | 687     | 571                | 562 | 524   | MHz |
| F <sub>MAX_MULT_NOMREG</sub>          | Two register multiply without MREG                           | 635         | 544     | 456                | 440 | 413   | MHz |
| F <sub>MAX_MULT_NOMREG_PATDET</sub>   | Two register multiply without MREG with pattern detect       | 577         | 492     | 410                | 395 | 371   | MHz |
| F <sub>MAX_PREADD_NOADREG</sub>       | Without ADREG                                                | 655         | 565     | 468                | 453 | 423   | MHz |
| F <sub>MAX_NOPIPELINEREG</sub>        | Without pipeline registers (MREG, ADREG)                     | 483         | 410     | 338                | 323 | 304   | MHz |
| F <sub>MAX_NOPIPELINEREG_PATDET</sub> | Without pipeline registers (MREG, ADREG) with pattern detect | 448         | 379     | 314                | 299 | 280   | MHz |

#### Notes:

### **Clock Buffers and Networks**

**Table 37: Clock Buffers Switching Characteristics** 

|                  |                                                                                                            | Speed         | Grade and | V <sub>CCINT</sub> Op | erating V | oltages |       |
|------------------|------------------------------------------------------------------------------------------------------------|---------------|-----------|-----------------------|-----------|---------|-------|
| Symbol           | Description                                                                                                | 0.90V         | 0.85V     |                       | 0.72V     |         | Units |
|                  |                                                                                                            | -3            | -2        | -1                    | -2        | -1      |       |
| Global Cloc      | k Switching Characteristics (Including BUFGCTRL)                                                           |               |           |                       |           |         |       |
| F <sub>MAX</sub> | Maximum frequency of a global clock tree (BUFG)                                                            | 891           | 775       | 667                   | 725       | 667     | MHz   |
| Global Cloc      | k Buffer with Input Divide Capability (BUFGCE_DIV)                                                         |               |           |                       |           |         |       |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with input divide capability (BUFGCE_DIV)                       | 891           | 775       | 667                   | 725       | 667     | MHz   |
| Global Cloc      | k Buffer with Clock Enable (BUFGCE)                                                                        |               |           |                       |           |         | •     |
| F <sub>MAX</sub> | Maximum frequency of a global clock buffer with clock enable (BUFGCE)                                      | 891           | 775       | 667                   | 725       | 667     | MHz   |
| Leaf Clock       | Buffer with Clock Enable (BUFCE_LEAF)                                                                      |               |           |                       |           |         | •     |
| F <sub>MAX</sub> | Maximum frequency of a leaf clock buffer with clock enable (BUFCE_LEAF)                                    | 891           | 775       | 667                   | 725       | 667     | MHz   |
| GTH or GTY       | Clock Buffer with Clock Enable and Clock Input Divide (                                                    | Capability (B | UFG_GT)   |                       |           |         |       |
| F <sub>MAX</sub> | Maximum frequency of a serial transceiver clock buffer with clock enable and clock input divide capability | 512           | 512       | 512                   | 512       | 512     | MHz   |

For devices operating at the lower power V<sub>CCINT</sub> = 0.72V voltages, DSP cascades that cross the clock region center might operate below the specified F<sub>MAX</sub>.



# **MMCM Switching Characteristics**

**Table 38: MMCM Specification** 

|                                 |                                                      | Speed Grade and V <sub>CCINT</sub> Operating Voltages |          |              |               |        |     |
|---------------------------------|------------------------------------------------------|-------------------------------------------------------|----------|--------------|---------------|--------|-----|
| Symbol                          | Description                                          | 0.90V 0.85V                                           |          |              | 0.7           | Units  |     |
|                                 |                                                      | -3                                                    | -2       | -1           | -2            | -1     |     |
| MMCM_F <sub>INMAX</sub>         | Maximum input clock frequency                        | 1066                                                  | 933      | 800          | 933           | 800    | MHz |
| MMCM_F <sub>INMIN</sub>         | Minimum input clock frequency                        | 10                                                    | 10       | 10           | 10            | 10     | MHz |
| MMCM_F <sub>INJITTER</sub>      | Maximum input clock period jitter                    |                                                       | < 20% of | clock input  | period or 1   | ns Max | •   |
| MMCM_F <sub>INDUTY</sub>        | Input duty cycle range: 10–49 MHz                    |                                                       |          | 25-75        |               |        | %   |
|                                 | Input duty cycle range: 50–199 MHz                   | 30-70                                                 |          |              |               |        |     |
|                                 | Input duty cycle range: 200–399 MHz                  | 35-65                                                 |          |              |               |        |     |
|                                 | Input duty cycle range: 400–499 MHz                  | 40-60                                                 |          |              |               |        |     |
|                                 | Input duty cycle range: >500 MHz                     |                                                       |          | 45-55        |               |        | %   |
| MMCM_F <sub>MIN_PSCLK</sub>     | Minimum dynamic phase shift clock frequency          | 0.01                                                  | 0.01     | 0.01         | 0.01          | 0.01   | MHz |
| MMCM_F <sub>MAX_PSCLK</sub>     | Maximum dynamic phase shift clock frequency          | 550                                                   | 500      | 450          | 500           | 450    | MHz |
| MMCM_F <sub>VCOMIN</sub>        | Minimum MMCM VCO frequency                           | 800                                                   | 800      | 800          | 800           | 800    | MHz |
| MMCM_F <sub>VCOMAX</sub>        | Maximum MMCM VCO frequency                           | 1600                                                  | 1600     | 1600         | 1600          | 1600   | MHz |
| MMCM_F <sub>BANDWIDTH</sub>     | Low MMCM bandwidth at typical <sup>1</sup>           | 1.00                                                  | 1.00     | 1.00         | 1.00          | 1.00   | MHz |
|                                 | High MMCM bandwidth at typical <sup>1</sup>          | 4.00                                                  | 4.00     | 4.00         | 4.00          | 4.00   | MHz |
| MMCM_T <sub>STATPHAOFFSET</sub> | Static phase offset of the MMCM outputs <sup>2</sup> | 0.12                                                  | 0.12     | 0.12         | 0.12          | 0.12   | ns  |
| MMCM_T <sub>OUTJITTER</sub>     | MMCM output jitter.                                  |                                                       |          | Not          | e 3           | •      | •   |
| MMCM_T <sub>OUTDUTY</sub>       | MMCM output clock duty cycle precision <sup>4</sup>  | 0.165                                                 | 0.20     | 0.20         | 0.20          | 0.20   | ns  |
| MMCM_T <sub>LOCKMAX</sub>       | MMCM maximum lock time for MMCM_F <sub>PFDMIN</sub>  | 100                                                   | 100      | 100          | 100           | 100    | μs  |
| MMCM_F <sub>OUTMAX</sub>        | MMCM maximum output frequency                        | 891                                                   | 775      | 667          | 725           | 667    | MHz |
| MMCM_F <sub>OUTMIN</sub>        | MMCM minimum output frequency <sup>4, 5</sup>        | 6.25                                                  | 6.25     | 6.25         | 6.25          | 6.25   | MHz |
| MMCM_T <sub>EXTFDVAR</sub>      | External clock feedback variation                    | < 20% of clock input period or 1 ns Max               |          |              |               |        |     |
| MMCM_RST <sub>MINPULSE</sub>    | Minimum reset pulse width                            | 5.00                                                  | 5.00     | 5.00         | 5.00          | 5.00   | ns  |
| MMCM_F <sub>PFDMAX</sub>        | Maximum frequency at the phase frequency detector    | 550                                                   | 500      | 450          | 500           | 450    | MHz |
| MMCM_F <sub>PFDMIN</sub>        | Minimum frequency at the phase frequency detector    | 10                                                    | 10       | 10           | 10            | 10     | MHz |
| MMCM_T <sub>FBDELAY</sub>       | Maximum delay in the feedback path                   |                                                       | 5 n      | ıs Max or or | ne clock cycl | e      |     |
| MMCM_F <sub>DPRCLK_MAX</sub>    | Maximum DRP clock frequency                          | 250                                                   | 250      | 250          | 250           | 250    | MHz |

- 1. The MMCM does not filter typical spread-spectrum input clocks because they are usually far below the bandwidth filter frequencies.
- 2. The static offset is measured between any MMCM outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard.
- 4. Includes global clock buffer.
- 5. Calculated as  $F_{VCO}/128$  assuming output duty cycle is 50%.



# **PLL Switching Characteristics**

**Table 39: PLL Specification** 

|                                |                                                                                   | Speed     | Grade and                               | V <sub>CCINT</sub> OF | perating \    | oltages/  |       |
|--------------------------------|-----------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------|---------------|-----------|-------|
| Symbol                         | Description <sup>1</sup>                                                          | 0.90V     | 0.0                                     | 85V                   | 0.7           | 72V       | Units |
|                                |                                                                                   | -3        | -2                                      | -1                    | -2            | -1        |       |
| PLL_F <sub>INMAX</sub>         | Maximum input clock frequency                                                     | 1066      | 933                                     | 800                   | 933           | 800       | MHz   |
| PLL_F <sub>INMIN</sub>         | Minimum input clock frequency                                                     | 70        | 70                                      | 70                    | 70            | 70        | MHz   |
| PLL_F <sub>INJITTER</sub>      | Maximum input clock period jitter                                                 |           | < 20% of clock input period or 1 ns Max |                       |               |           | •     |
| PLL_F <sub>INDUTY</sub>        | Input duty cycle range: 70–399 MHz                                                | 35-65     |                                         |                       |               | %         |       |
|                                | Input duty cycle range: 400–499 MHz                                               | 40-60     |                                         |                       |               |           | %     |
|                                | Input duty cycle range: >500 MHz                                                  | 45-55     |                                         |                       |               |           | %     |
| PLL_F <sub>VCOMIN</sub>        | Minimum PLL VCO frequency                                                         | 750       | 750                                     | 750                   | 750           | 750       | MHz   |
| PLL_F <sub>VCOMAX</sub>        | Maximum PLL VCO frequency                                                         | 1500      | 1500                                    | 1500                  | 1500          | 1500      | MHz   |
| PLL_T <sub>STATPHAOFFSET</sub> | Static phase offset of the PLL outputs <sup>2</sup>                               | 0.12      | 0.12                                    | 0.12                  | 0.12          | 0.12      | ns    |
| PLL_T <sub>OUTJITTER</sub>     | PLL output jitter.                                                                |           |                                         | Note                  | 2 3           | •         | •     |
| PLL_T <sub>OUTDUTY</sub>       | PLL CLKOUT0, CLKOUT0B, CLKOUT1, CLKOUT1B duty-cycle precision <sup>4</sup>        | 0.165     | 0.20                                    | 0.20                  | 0.20          | 0.20      | ns    |
| PLL_T <sub>LOCKMAX</sub>       | PLL maximum lock time                                                             |           | •                                       | 100                   | •             | •         | μs    |
| PLL_F <sub>OUTMAX</sub>        | PLL maximum output frequency at CLKOUT0, CLKOUT0B, CLKOUT1, CLKOUT1B              | 891       | 775                                     | 667                   | 725           | 667       | MHz   |
|                                | PLL maximum output frequency at CLKOUTPHY                                         | 2667      | 2667                                    | 2400                  | 2400          | 2133      | MHz   |
| PLL_F <sub>OUTMIN</sub>        | PLL minimum output frequency at CLKOUT0, CLKOUT0B, CLKOUT1, CLKOUT1B <sup>5</sup> | 5.86      | 5.86                                    | 5.86                  | 5.86          | 5.86      | MHz   |
|                                | PLL minimum output frequency at CLKOUTPHY                                         | 2 x VCO m | ode: 1500, 1                            | x VCO mode<br>375     | e: 750, 0.5 x | VCO mode: | MHz   |
| PLL_RST <sub>MINPULSE</sub>    | Minimum reset pulse width                                                         | 5.00      | 5.00                                    | 5.00                  | 5.00          | 5.00      | ns    |
| PLL_F <sub>PFDMAX</sub>        | Maximum frequency at the phase frequency detector                                 | 667.5     | 667.5                                   | 667.5                 | 667.5         | 667.5     | MHz   |
| PLL_F <sub>PFDMIN</sub>        | Minimum frequency at the phase frequency detector                                 | 70        | 70                                      | 70                    | 70            | 70        | MHz   |
| PLL_F <sub>BANDWIDTH</sub>     | PLL bandwidth at typical                                                          | 14        | 14                                      | 14                    | 14            | 14        | MHz   |
| PLL_F <sub>DPRCLK_MAX</sub>    | Maximum DRP clock frequency                                                       | 250       | 250                                     | 250                   | 250           | 250       | MHz   |

- 1. The PLL does not filter typical spread-spectrum input clocks because they are usually far below the loop filter frequencies.
- 2. The static offset is measured between any PLL outputs with identical phase.
- 3. Values for this parameter are available in the Clocking Wizard.
- 4. Includes global clock buffer.
- 5. Calculated as  $F_{VCO}/128$  assuming output duty cycle is 50%.



## **Device Pin-to-Pin Output Parameter Guidelines**

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.

Table 40: Global Clock Input to Output Delay Without MMCM (Near Clock Region)

|                    |                                              |               | Speed G      | rade and   | V <sub>CCINT</sub> O | perating ` | Voltages |       |
|--------------------|----------------------------------------------|---------------|--------------|------------|----------------------|------------|----------|-------|
| Symbol             | Description <sup>1</sup>                     | Device        | 0.90V        | 0.85V      |                      | 0.72V      |          | Units |
|                    |                                              |               | -3           | -2         | -1                   | -2         | -1       |       |
| SSTL15 Global C    | lock Input to Output Delay using Output Flip | -Flop, Fast S | Slew Rate, v | vithout MN | ICM                  |            |          |       |
| T <sub>ICKOF</sub> | Global clock input and output flip-flop      | XCKU3P        | 4.65         | 5.09       | 5.48                 | 6.37       | 6.84     | ns    |
|                    | without MMCM (near clock region)             | XCKU5P        | 4.65         | 5.09       | 5.48                 | 6.37       | 6.84     | ns    |
|                    |                                              | XCKU9P        | 5.42         | 5.91       | 6.35                 | 7.48       | 8.03     | ns    |
|                    |                                              | XCKU11P       | 5.92         | 6.49       | 6.96                 | 8.16       | 8.91     | ns    |
|                    |                                              | XCKU13P       | 5.58         | 6.09       | 6.55                 | 7.75       | 8.33     | ns    |
|                    |                                              | XCKU15P       | 6.29         | 6.90       | 7.40                 | 8.68       | 9.32     | ns    |
|                    |                                              | XCKU19P       | 5.85         | 6.43       | 6.91                 | 8.09       | 8.72     | ns    |
|                    |                                              | XQKU5P        | N/A          | 5.09       | 5.48                 | N/A        | 6.84     | ns    |
|                    |                                              | XQKU15P       | N/A          | 6.90       | 7.40                 | N/A        | 9.32     | ns    |

#### Notes:

Table 41: Global Clock Input to Output Delay Without MMCM (Far Clock Region)

|                                 |                                            |              | Speed G      | rade and   | V <sub>CCINT</sub> Op | perating \ | /oltages |       |
|---------------------------------|--------------------------------------------|--------------|--------------|------------|-----------------------|------------|----------|-------|
| Symbol                          | Description <sup>1</sup>                   | Device       | 0.90V 0.8    |            | 35V                   | 0.72V      |          | Units |
|                                 |                                            |              | -3           | -2         | -1                    | -2         | -1       |       |
| SSTL15 Global C                 | lock Input to Output Delay using Output Fl | p-Flop, Fast | Slew Rate, ı | without MN | ІСМ                   |            | 1        |       |
| T <sub>ICKOF_FAR</sub>          | Global clock input and output flip-flop    | ХСКИЗР       | 4.84         | 5.30       | 5.70                  | 6.64       | 7.14     | ns    |
| without MMCM (far clock region) | XCKU5P                                     | 4.84         | 5.30         | 5.70       | 6.64                  | 7.14       | ns       |       |
|                                 |                                            | XCKU9P       | 5.91         | 6.49       | 6.97                  | 8.16       | 8.76     | ns    |
|                                 |                                            | XCKU11P      | 6.29         | 6.91       | 7.41                  | 8.72       | 9.52     | ns    |
|                                 |                                            | XCKU13P      | 5.90         | 6.49       | 6.96                  | 8.16       | 8.77     | ns    |
|                                 |                                            | XCKU15P      | 6.84         | 7.53       | 8.07                  | 9.52       | 10.23    | ns    |
|                                 |                                            | XCKU19P      | 6.23         | 6.86       | 7.35                  | 8.65       | 9.33     | ns    |
|                                 |                                            | XQKU5P       | N/A          | 5.30       | 5.70                  | N/A        | 7.14     | ns    |
|                                 |                                            | XQKU15P      | N/A          | 7.53       | 8.07                  | N/A        | 10.23    | ns    |

<sup>1.</sup> This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.

<sup>1.</sup> This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.



Table 42: Global Clock Input to Output Delay With MMCM

|                          |                                              |              | Speed Grade and V <sub>CCINT</sub> Operating Voltages |             |      |       |      |       |
|--------------------------|----------------------------------------------|--------------|-------------------------------------------------------|-------------|------|-------|------|-------|
| Symbol                   | Description <sup>1, 2</sup>                  | Device       | 0.90V                                                 | 0.90V 0.85V |      | 0.72V |      | Units |
|                          |                                              |              | -3                                                    | -2          | -1   | -2    | -1   |       |
| SSTL15 Global Cl         | ock Input to Output Delay using Output Fli   | o-Flop, Fast | Slew Rate, ı                                          | with MMCN   | 1    |       |      |       |
| T <sub>ICKOFMMCMCC</sub> | Global clock input and output flip-flop with | XCKU3P       | 1.67                                                  | 1.98        | 2.17 | 2.59  | 2.74 | ns    |
|                          | ММСМ                                         | XCKU5P       | 1.67                                                  | 1.98        | 2.17 | 2.59  | 2.74 | ns    |
|                          |                                              | XCKU9P       | 1.83                                                  | 2.15        | 2.36 | 2.80  | 2.95 | ns    |
|                          |                                              | XCKU11P      | 1.96                                                  | 2.30        | 2.51 | 2.99  | 3.20 | ns    |
|                          |                                              | XCKU13P      | 1.85                                                  | 2.18        | 2.38 | 2.82  | 2.98 | ns    |
|                          |                                              | XCKU15P      | 2.08                                                  | 2.44        | 2.66 | 3.15  | 3.33 | ns    |
|                          |                                              | XCKU19P      | 1.82                                                  | 2.18        | 2.39 | 2.86  | 3.04 | ns    |
|                          |                                              | XQKU5P       | N/A                                                   | 1.98        | 2.17 | N/A   | 2.74 | ns    |
|                          |                                              | XQKU15P      | N/A                                                   | 2.44        | 2.66 | N/A   | 3.33 | ns    |

Table 43: Source Synchronous Output Characteristics (Component Mode)

|                                            | Sp    | Speed Grade and V <sub>CCINT</sub> Operating Voltages |    |     |       |  |  |  |
|--------------------------------------------|-------|-------------------------------------------------------|----|-----|-------|--|--|--|
| Description                                | 0.90V | 0.85V                                                 |    | 0.7 | Units |  |  |  |
|                                            | -3    | -2                                                    | -1 | -2  | -1    |  |  |  |
| Toutput_logic_delay_variation <sup>1</sup> |       | 80                                                    |    |     |       |  |  |  |

#### Notes:

## **Device Pin-to-Pin Input Parameter Guidelines**

The pin-to-pin numbers in the following tables are based on the clock root placement in the center of the device. The actual pin-to-pin values will vary if the root placement selected is different. Consult the Vivado Design Suite timing report for the actual pin-to-pin values.

<sup>1.</sup> This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.

<sup>2.</sup> MMCM output jitter is already included in the timing calculation.

<sup>1.</sup> Delay mismatch across a transmit bus when using component mode output logic (ODDRE1, OSERDESE3) within a bank.



## Table 44: Global Clock Input Setup and Hold With 3.3V HD I/O Without MMCM

|                           |                                             |                |               | Spe        | ed Grade               | and V <sub>CCI</sub><br>Voltages |       | ting  |       |
|---------------------------|---------------------------------------------|----------------|---------------|------------|------------------------|----------------------------------|-------|-------|-------|
| Symbol                    | Description                                 |                | Device        | 0.90V      | 0.85V                  |                                  | 0.72V |       | Units |
|                           |                                             |                |               | -3         | -2                     | -1                               | -2    | -1    |       |
| Input Setup and H         | lold Time Relative to Global Clo            | ock Input Sigr | nal using SST | L15 Standa | rd. <sup>1, 2, 3</sup> |                                  | 1     | 1     |       |
| T <sub>PSFD_KU3P</sub>    | Global clock input and input                | Setup          | XCKU3P        | 1.98       | 2.28                   | 2.38                             | 3.55  | 3.83  | ns    |
| T <sub>PHFD_KU3P</sub>    | flip-flop (or latch) <i>without</i><br>MMCM | Hold           |               | -0.36      | -0.36                  | -0.36                            | -1.04 | -1.04 | ns    |
| T <sub>PSFD_KU5P</sub>    |                                             | Setup          | XCKU5P        | 1.98       | 2.28                   | 2.38                             | 3.55  | 3.83  | ns    |
| T <sub>PHFD_KU5P</sub>    |                                             | Hold           |               | -0.36      | -0.36                  | -0.36                            | -1.04 | -1.04 | ns    |
| T <sub>PSFD_KU9P</sub>    |                                             | Setup          | XCKU9P        | 1.51       | 1.79                   | 1.86                             | 2.85  | 3.06  | ns    |
| T <sub>PHFD_KU9P</sub>    |                                             | Hold           |               | -0.05      | -0.05                  | -0.05                            | -0.60 | -0.60 | ns    |
| T <sub>PSFD_KU11P</sub>   |                                             | Setup          | XCKU11P       | 1.99       | 2.28                   | 2.38                             | 3.54  | 3.79  | ns    |
| T <sub>PHFD_KU11P</sub>   |                                             | Hold           |               | -0.38      | -0.38                  | -0.38                            | -1.05 | -1.05 | ns    |
| T <sub>PSFD_KU13P</sub>   |                                             | Setup          | XCKU13P       | 1.51       | 1.79                   | 1.85                             | 2.84  | 3.05  | ns    |
| T <sub>PHFD_KU13P</sub>   |                                             | Hold           |               | -0.04      | -0.04                  | -0.04                            | -0.60 | -0.60 | ns    |
| T <sub>PSFD_KU15P</sub>   |                                             | Setup          | XCKU15P       | 2.00       | 2.29                   | 2.38                             | 3.56  | 3.83  | ns    |
| T <sub>PHFD_KU15P</sub>   |                                             | Hold           |               | -0.38      | -0.38                  | -0.38                            | -1.08 | -1.08 | ns    |
| T <sub>PSFD_KU19P</sub>   |                                             | Setup          | XCKU19P       | 0.88       | 1.03                   | 1.04                             | 1.99  | 2.13  | ns    |
| T <sub>PHFD_KU19P</sub>   |                                             | Hold           |               | 0.51       | 0.51                   | 0.51                             | -0.03 | -0.03 | ns    |
| T <sub>PSFD_XQKU5P</sub>  |                                             | Setup          | XQKU5P        | N/A        | 2.28                   | 2.38                             | N/A   | 3.83  | ns    |
| T <sub>PHFD_XQKU5P</sub>  |                                             | Hold           |               | N/A        | -0.36                  | -0.36                            | N/A   | -1.04 | ns    |
| T <sub>PSFD_XQKU15P</sub> |                                             | Setup          | XQKU15P       | N/A        | 2.29                   | 2.38                             | N/A   | 3.83  | ns    |
| T <sub>PHFD_XQKU15P</sub> |                                             | Hold           |               | N/A        | -0.38                  | -0.38                            | N/A   | -1.08 | ns    |

<sup>1.</sup> Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.

<sup>2.</sup> This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.

<sup>3.</sup> Use IBIS to determine any duty-cycle distortion incurred using various standards.



## Table 45: Global Clock Input Setup and Hold With MMCM

|                               |                                 |               |               | Spe        | ed Grade               | and V <sub>CCI</sub><br>Voltages |       | ting  |       |
|-------------------------------|---------------------------------|---------------|---------------|------------|------------------------|----------------------------------|-------|-------|-------|
| Symbol                        | Description                     |               | Device        | 0.90V      | 0.8                    | 35V                              | 0.7   | ′2V   | Units |
|                               |                                 |               |               | -3         | -2                     | -1                               | -2    | -1    |       |
| Input Setup and H             | old Time Relative to Global Clo | ck Input Sigi | nal using SST | L15 Standa | rd. <sup>1, 2, 3</sup> |                                  |       |       |       |
| Т <sub>РЅММСМСС_КИЗР</sub>    | Global clock input and input    | Setup         | XCKU3P        | 2.04       | 2.04                   | 2.16                             | 2.04  | 2.16  | ns    |
| Т <sub>РНММСМСС_КИЗР</sub>    | flip-flop (or latch) with MMCM  | Hold          |               | -0.17      | -0.17                  | -0.17                            | -0.23 | -0.23 | ns    |
| T <sub>PSMMCMCC_KU5P</sub>    |                                 | Setup         | XCKU5P        | 2.04       | 2.04                   | 2.16                             | 2.04  | 2.16  | ns    |
| T <sub>PHMMCMCC_KU5P</sub>    |                                 | Hold          |               | -0.17      | -0.17                  | -0.17                            | -0.23 | -0.23 | ns    |
| T <sub>PSMMCMCC_KU9P</sub>    |                                 | Setup         | XCKU9P        | 2.00       | 2.00                   | 2.12                             | 2.00  | 2.12  | ns    |
| Т <sub>РНММСМСС_КU9Р</sub>    |                                 | Hold          |               | -0.11      | -0.11                  | -0.11                            | -0.18 | -0.18 | ns    |
| T <sub>PSMMCMCC_KU11P</sub>   |                                 | Setup         | XCKU11P       | 1.89       | 1.89                   | 2.02                             | 1.89  | 2.02  | ns    |
| T <sub>PHMMCMCC_KU11P</sub>   |                                 | Hold          |               | -0.20      | -0.20                  | -0.20                            | -0.25 | -0.25 | ns    |
| T <sub>PSMMCMCC_KU13P</sub>   |                                 | Setup         | XCKU13P       | 1.99       | 1.99                   | 2.12                             | 1.99  | 2.12  | ns    |
| T <sub>PHMMCMCC_KU13P</sub>   |                                 | Hold          |               | -0.10      | -0.10                  | -0.10                            | -0.16 | -0.16 | ns    |
| T <sub>PSMMCMCC_KU15P</sub>   |                                 | Setup         | XCKU15P       | 1.89       | 1.89                   | 2.03                             | 1.89  | 2.03  | ns    |
| T <sub>PHMMCMCC_KU15P</sub>   |                                 | Hold          |               | -0.16      | -0.16                  | -0.16                            | -0.23 | -0.23 | ns    |
| T <sub>PSMMCMCC_KU19P</sub>   |                                 | Setup         | XCKU19P       | 2.01       | 2.02                   | 2.13                             | 2.02  | 2.13  | ns    |
| T <sub>PHMMCMCC_KU19P</sub>   |                                 | Hold          |               | -0.09      | -0.09                  | -0.09                            | -0.18 | -0.18 | ns    |
| T <sub>PSMMCMCC_XQKU5P</sub>  |                                 | Setup         | XQKU5P        | N/A        | 2.04                   | 2.16                             | N/A   | 2.16  | ns    |
| T <sub>PHMMCMCC_XQKU5P</sub>  |                                 | Hold          |               | N/A        | -0.17                  | -0.17                            | N/A   | -0.23 | ns    |
| T <sub>PSMMCMCC_XQKU15P</sub> |                                 | Setup         | XQKU15P       | N/A        | 1.89                   | 2.03                             | N/A   | 2.03  | ns    |
| T <sub>PHMMCMCC_XQKU15</sub>  |                                 | Hold          |               | N/A        | -0.16                  | -0.16                            | N/A   | -0.23 | ns    |

- 1. Setup and hold times are measured over worst case conditions (process, voltage, temperature). Setup time is measured relative to the global clock input signal using the slowest process, slowest temperature, and slowest voltage. Hold time is measured relative to the global clock input signal using the fastest process, fastest temperature, and fastest voltage.
- 2. This table lists representative values where one global clock input drives one vertical clock line in each accessible column, and where all accessible I/O and CLB flip-flops are clocked by the global clock net.
- 3. Use IBIS to determine any duty-cycle distortion incurred using various standards.



## **Table 46: Sampling Window**

|                                            | Speed Grade and V <sub>CCINT</sub> Operating Voltages |     |     |     |       |    |  |  |
|--------------------------------------------|-------------------------------------------------------|-----|-----|-----|-------|----|--|--|
| Description                                | 0.90V                                                 | 0.8 | 35V | 0.7 | Units |    |  |  |
|                                            | -3                                                    | -2  | -1  | -2  | -1    |    |  |  |
| T <sub>SAMP_BUFG</sub> <sup>1</sup>        | 510                                                   | 610 | 610 | 610 | 610   | ps |  |  |
| T <sub>SAMP_NATIVE_DPA</sub> <sup>2</sup>  | 100                                                   | 100 | 125 | 125 | 150   | ps |  |  |
| T <sub>SAMP_NATIVE_BISC</sub> <sup>3</sup> | 60                                                    | 60  | 85  | 85  | 110   | ps |  |  |

#### Notes:

- This parameter indicates the total sampling error of the Kintex UltraScale+ FPGA DDR input registers, measured across voltage, temperature, and process. The characterization methodology uses the MMCM to capture the DDR input registers' edges of operation. These measurements include: CLK0 MMCM jitter, MMCM accuracy (phase offset), and MMCM phase shift resolution. These measurements do not include package or clock tree skew.
- 2. This parameter is the receive sampling error for RX\_BITSLICE when using dynamic phase alignment.
- 3. This parameter is the receive sampling error for RX BITSLICE when using built-in self-calibration (BISC).

## Table 47: Input Logic Characteristics for Dynamic Phase Aligned Applications (Component Mode)

|                                                   | Speed Grade and V <sub>CCINT</sub> Operating Voltages |             |    |     |       |    |  |
|---------------------------------------------------|-------------------------------------------------------|-------------|----|-----|-------|----|--|
| Description                                       | 0.90V                                                 | 0.90V 0.85V |    | 0.7 | Units |    |  |
|                                                   | -3                                                    | -2          | -1 | -2  | -1    |    |  |
| T <sub>INPUT_LOGIC_UNCERTAINTY</sub> <sup>1</sup> | 40                                                    |             |    | ps  |       |    |  |
| T <sub>CAL_ERROR</sub> <sup>2</sup>               |                                                       |             | 24 |     |       | ps |  |

- Input\_logic\_uncertainty accounts for the setup/hold and any pattern dependent jitter for the input logic (input register, IDDRE1, or ISERDESE3).
- 2. Calibration error associated with quantization effects based on the IDELAY resolution. Calibration must be performed for each input pin to ensure optimal performance.



## **Package Parameter Guidelines**

The parameters in this section provide the necessary values for calculating timing budgets for clock transmitter and receiver data-valid windows.

Table 48: Package Skew

| Symbol  | Description                  | Device  | Package  | Value | Units |
|---------|------------------------------|---------|----------|-------|-------|
| PKGSKEW | Package Skew <sup>1, 2</sup> | XCKU3P  | SFVB784  | 75    | ps    |
|         |                              |         | FFVA676  | 136   | ps    |
|         |                              |         | FFVB676  | 69    | ps    |
|         |                              |         | FFVD900  | 179   | ps    |
|         |                              | XCKU5P  | SFVB784  | 75    | ps    |
|         |                              |         | FFVA676  | 136   | ps    |
|         |                              |         | FFVB676  | 69    | ps    |
|         |                              |         | FFVD900  | 179   | ps    |
|         |                              | XCKU9P  | FFVE900  | 212   | ps    |
|         |                              | XCKU11P | FFVD900  | 146   | ps    |
|         |                              |         | FFVA1156 | 170   | ps    |
|         |                              |         | FFVE1517 | 178   | ps    |
|         |                              | XCKU13P | FFVE900  | 197   | ps    |
|         |                              | XCKU15P | FFVA1156 | 203   | ps    |
|         |                              |         | FFVE1517 | 167   | ps    |
|         |                              |         | FFVA1760 | 191   | ps    |
|         |                              |         | FFVE1760 | 172   | ps    |
|         |                              | XCKU19P | FFVJ1760 | 187   | ps    |
|         |                              |         | FFVB2104 | 196   | ps    |
|         |                              | XQKU5P  | FFRB676  | 70    | ps    |
|         |                              |         | SFRB784  | 75    | ps    |
|         |                              | XQKU15P | FFRA1156 | 201   | ps    |
|         |                              |         | FFRE1517 | 161   | ps    |

#### Notes:

- These values represent the worst-case skew between any two SelectIO resources in the package: shortest delay to longest delay from die pad to ball.
- 2. Package delay information is available for these device/package combinations. This information can be used to deskew the package.

# **GTH Transceiver Specifications**

The *UltraScale Architecture and Product Data Sheet*: Overview (DS890) lists the Kintex UltraScale+ FPGAs that include the GTH transceivers.

## **GTH Transceiver DC Input and Output Levels**

The following table summarizes the DC specifications of the GTH transceivers in Kintex UltraScale+ FPGAs. Consult the *UltraScale Architecture GTH Transceivers User Guide* (UG576) for further details.



**Table 49: GTH Transceiver DC Specifications** 

| Symbol               | DC Parameter                                                              | Conditions                                       | Min                         | Тур                                        | Max                  | Units |
|----------------------|---------------------------------------------------------------------------|--------------------------------------------------|-----------------------------|--------------------------------------------|----------------------|-------|
| $DV_{PPIN}$          | Differential peak-to-peak input voltage                                   | >10.3125 Gb/s                                    | 150                         | -                                          | 1250                 | mV    |
|                      | (external AC coupled)                                                     | 6.6 Gb/s to 10.3125 Gb/s                         | 150                         | -                                          | 1250                 | mV    |
|                      |                                                                           | ≤ 6.6 Gb/s                                       | 150                         | -                                          | 2000                 | mV    |
| V <sub>IN</sub>      | Single-ended input voltage. Voltage measured at the pin referenced to GND | DC coupled V <sub>MGTAVTT</sub> = 1.2V           | -400 - V <sub>MGTAVTT</sub> |                                            | mV                   |       |
| V <sub>CMIN</sub>    | Common mode input voltage                                                 | DC coupled V <sub>MGTAVTT</sub> = 1.2V           | -                           | 2/3 V <sub>MGTAVTT</sub>                   | -                    | mV    |
| D <sub>VPPOUT</sub>  | Differential peak-to-peak output voltage <sup>1</sup>                     | Transmitter output swing is set to 11111         | 800                         | -                                          | -                    | mV    |
| V <sub>CMOUTDC</sub> | Common mode output voltage: DC coupled (equation based)                   | When remote RX is terminated to GND              | V <sub>M</sub>              | mV                                         |                      |       |
|                      |                                                                           | When remote RX termination is floating           | V <sub>N</sub>              | <sub>MGTAVTT</sub> - D <sub>VPPOUT</sub> / | 2                    | mV    |
|                      |                                                                           | When remote RX is terminated to $V_{RX\_TERM}^2$ | V <sub>MGTAVTT</sub> - D    | VPPOUT - VMGTAVTT                          | V <sub>RX_TERM</sub> | mV    |
| V <sub>CMOUTAC</sub> | Common mode output voltage: AC coup                                       | led (equation based)                             | V <sub>N</sub>              | MGTAVTT - DVPPOUT                          | 2                    | mV    |
| R <sub>IN</sub>      | Differential input resistance                                             |                                                  | -                           | 100                                        | -                    | Ω     |
| R <sub>OUT</sub>     | Differential output resistance                                            |                                                  | -                           | 100                                        | -                    | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and TXN) in                                  | ntra-pair skew (all packages)                    | -                           | 10                                         | ps                   |       |
| C <sub>EXT</sub>     | Recommended external AC coupling cap                                      | pacitor <sup>3</sup>                             | -                           | 100                                        | -                    | nF    |

- 1. The output swing and pre-emphasis levels are programmable using the attributes discussed in the *UltraScale Architecture GTH Transceivers User Guide* (UG576), and can result in values lower than reported in this table.
- 2.  $V_{RX\_TERM}$  is the remote RX termination voltage.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.

Figure 3: Single-Ended Peak-to-Peak Voltage



X16653-072117

Figure 4: Differential Peak-to-Peak Voltage





Table 50 and Table 51 summarize the DC specifications of the GTH transceivers input and output clocks in Kintex UltraScale+ FPGAs. Consult the *UltraScale Architecture GTH Transceivers User Guide* (UG576) for further details.

Table 50: GTH Transceiver Clock Input Level Specification

| Symbol           | DC Parameter                            | Min | Тур | Max  | Units |
|------------------|-----------------------------------------|-----|-----|------|-------|
| $V_{\rm IDIFF}$  | Differential peak-to-peak input voltage | 250 | -   | 2000 | mV    |
| R <sub>IN</sub>  | Differential input resistance           | -   | 100 | -    | Ω     |
| C <sub>EXT</sub> | Required external AC coupling capacitor | -   | 10  | -    | nF    |

Table 51: GTH Transceiver Clock Output Level Specification

| Symbol             | Description                                                 | Conditions                                  | Min | Тур | Max | Units |
|--------------------|-------------------------------------------------------------|---------------------------------------------|-----|-----|-----|-------|
| V <sub>OL</sub>    | Output Low voltage for P and N                              | $R_T$ = 100 $\Omega$ across P and N signals | 100 | -   | 330 | mV    |
| V <sub>OH</sub>    | Output High voltage for P and N                             | $R_T$ = 100 $\Omega$ across P and N signals | 500 | -   | 700 | mV    |
| V <sub>DDOUT</sub> | Differential output voltage (P–N), P = High (N–P), N = High | $R_T$ = 100 $\Omega$ across P and N signals | 300 | -   | 430 | mV    |
| V <sub>CMOUT</sub> | Common mode voltage                                         | $R_T$ = 100 $\Omega$ across P and N signals | 300 | -   | 500 | mV    |

## **GTH Transceiver Switching Characteristics**

Consult the UltraScale Architecture GTH Transceivers User Guide (UG576) for further information.

**Table 52: GTH Transceiver Performance** 

|                         |                    | _                 |        | :      | Speed ( | Grade a | nd V <sub>CCI</sub> | мт Оре | rating \ | /oltage | s      |         |       |
|-------------------------|--------------------|-------------------|--------|--------|---------|---------|---------------------|--------|----------|---------|--------|---------|-------|
| Symbol                  | Description        | Output<br>Divider | 0.9    | 90V    |         | 0.8     | 35V                 |        |          | 0.7     | 72V    |         | Units |
|                         |                    |                   | -      | 3      | -       | 2       | _                   | 1      | -        | 2       | -      | ·1      |       |
| F <sub>GTHMAX</sub>     | GTH maximum lir    | ne rate           | 16.    | 16.375 |         | 375     | 12                  | 2.5    | 12       | 2.5     | 10.3   | 3125    | Gb/s  |
| F <sub>GTHMIN</sub>     | GTH minimum lin    | e rate            | 0      | 0.5    |         | .5      | 0                   | .5     | 0        | .5      | 0      | ).5     | Gb/s  |
|                         | •                  |                   | Min    | Max    | Min     | Max     | Min                 | Max    | Min      | Max     | Min    | Max     |       |
| F <sub>GTHCRANGE</sub>  | CPLL line rate     | 1                 | 4      | 12.5   | 4       | 12.5    | 4                   | 8.5    | 4        | 8.5     | 4      | 8.5     | Gb/s  |
|                         | range <sup>1</sup> | 2                 | 2      | 6.25   | 2       | 6.25    | 2                   | 4.25   | 2        | 4.25    | 2      | 4.25    | Gb/s  |
|                         |                    | 4                 | 1      | 3.125  | 1       | 3.125   | 1                   | 2.125  | 1        | 2.125   | 1      | 2.125   | Gb/s  |
|                         |                    | 8                 | 0.5    | 1.5625 | 0.5     | 1.5625  | 0.5                 | 1.0625 | 0.5      | 1.0625  | 0.5    | 1.0625  | Gb/s  |
|                         |                    | 16                |        | •      | •       | •       | N                   | I/A    | •        | •       | •      |         | Gb/s  |
|                         | •                  |                   | Min    | Max    | Min     | Max     | Min                 | Max    | Min      | Max     | Min    | Max     |       |
| F <sub>GTHQRANGE1</sub> | QPLL0 line rate    | 1                 | 9.8    | 16.375 | 9.8     | 16.375  | 9.8                 | 12.5   | 9.8      | 12.5    | 9.8    | 10.3125 | Gb/s  |
|                         | range <sup>2</sup> | 2                 | 4.9    | 8.1875 | 4.9     | 8.1875  | 4.9                 | 8.15   | 4.9      | 8.1875  | 4.9    | 8.15    | Gb/s  |
|                         |                    | 4                 | 2.45   | 4.0938 | 2.45    | 4.0938  | 2.45                | 4.075  | 2.45     | 4.0938  | 2.45   | 4.075   | Gb/s  |
|                         |                    | 8                 | 1.225  | 2.0469 | 1.225   | 2.0469  | 1.225               | 2.0375 | 1.225    | 2.0469  | 1.225  | 2.0375  | Gb/s  |
|                         |                    | 16                | 0.6125 | 1.0234 | 0.6125  | 1.0234  | 0.6125              | 1.0188 | 0.6125   | 1.0234  | 0.6125 | 1.0188  | Gb/s  |



*Table 52:* **GTH Transceiver Performance** (cont'd)

|                         |                    |                   |       |        | Speed ( | Grade a | nd V <sub>CCI</sub> | <sub>NT</sub> Ope | rating \ | /oltage | s   |         |       |
|-------------------------|--------------------|-------------------|-------|--------|---------|---------|---------------------|-------------------|----------|---------|-----|---------|-------|
| Symbol                  | Description        | Output<br>Divider | 0.90V |        |         | 0.85V   |                     |                   |          | 0.7     | 72V |         | Units |
|                         |                    |                   | -     | 3      | -       | 2       | -                   | 1                 | -        | 2       | -   | ·1      |       |
|                         |                    |                   | Min   | Max    | Min     | Max     | Min                 | Max               | Min      | Max     | Min | Max     |       |
| F <sub>GTHQRANGE2</sub> | QPLL1 line rate    | 1                 | 8.0   | 13.0   | 8.0     | 13.0    | 8.0                 | 12.5              | 8.0      | 12.5    | 8.0 | 10.3125 | Gb/s  |
|                         | range <sup>3</sup> | 2                 | 4.0   | 6.5    | 4.0     | 6.5     | 4.0                 | 6.5               | 4.0      | 6.5     | 4.0 | 6.5     | Gb/s  |
|                         |                    | 4                 | 2.0   | 3.25   | 2.0     | 3.25    | 2.0                 | 3.25              | 2.0      | 3.25    | 2.0 | 3.25    | Gb/s  |
|                         |                    | 8                 | 1.0   | 1.625  | 1.0     | 1.625   | 1.0                 | 1.625             | 1.0      | 1.625   | 1.0 | 1.625   | Gb/s  |
|                         |                    | 16                | 0.5   | 0.8125 | 0.5     | 0.8125  | 0.5                 | 0.8125            | 0.5      | 0.8125  | 0.5 | 0.8125  | Gb/s  |
|                         |                    |                   | Min   | Max    | Min     | Max     | Min                 | Max               | Min      | Max     | Min | Max     |       |
| F <sub>CPLLRANGE</sub>  | CPLL frequency ra  | ange              | 2     | 6.25   | 2       | 6.25    | 2                   | 4.25              | 2        | 4.25    | 2   | 4.25    | GHz   |
| F <sub>QPLL0RANGE</sub> | QPLL0 frequency    | range             | 9.8   | 16.375 | 9.8     | 16.375  | 9.8                 | 16.375            | 9.8      | 16.375  | 9.8 | 16.375  | GHz   |
| F <sub>QPLL1RANGE</sub> | QPLL1 frequency    | range             | 8     | 13     | 8       | 13      | 8                   | 13                | 8        | 13      | 8   | 13      | GHz   |

- 1. The values listed are the rounded results of the calculated equation (2 × CPLL\_Frequency)/Output\_Divider.
- 2. The values listed are the rounded results of the calculated equation (QPLL0\_Frequency)/Output\_Divider.
- 3. The values listed are the rounded results of the calculated equation (QPLL1\_Frequency)/Output\_Divider.

## Table 53: GTH Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                 | Description                 | All Speed Grades | Units |
|------------------------|-----------------------------|------------------|-------|
| F <sub>GTHDRPCLK</sub> | GTHDRPCLK maximum frequency | 250              | MHz   |

## Table 54: GTH Transceiver Reference Clock Switching Characteristics

| Symbol             | Dossrintion                     | Conditions           | All | Units |     |       |
|--------------------|---------------------------------|----------------------|-----|-------|-----|-------|
| Symbol             | Description                     | Conditions           | Min | Тур   | Max | Units |
| F <sub>GCLK</sub>  | Reference clock frequency range |                      | 60  | -     | 820 | MHz   |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% - 80%            | -   | 200   | -   | ps    |
| T <sub>FCLK</sub>  | Reference clock fall time       | 80% - 20%            | -   | 200   | -   | ps    |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only | 40  | 50    | 60  | %     |



### Table 55: GTH Transceiver Reference Clock Oscillator Selection Phase Noise Mask

| Symbol                                     | Description                                     | Offset<br>Frequency | Min | Тур | Max  | Units  |
|--------------------------------------------|-------------------------------------------------|---------------------|-----|-----|------|--------|
| QPLL <sub>REFCLKMASK</sub> 1, 2            | QPLL0/QPLL1 reference clock select phase noise  | 10 kHz              | -   | -   | -105 | dBc/Hz |
|                                            | mask at REFCLK frequency = 312.5 MHz            | 100 kHz             | -   | -   | -124 |        |
|                                            |                                                 | 1 MHz               | -   | -   | -130 |        |
| CPLL <sub>REFCLKMASK</sub> <sup>1, 2</sup> | CPLL reference clock select phase noise mask at | 10 kHz              | -   | -   | -105 | dBc/Hz |
|                                            | REFCLK frequency = 312.5 MHz                    | 100 kHz             | -   | -   | -124 |        |
|                                            |                                                 |                     | -   | -   | -130 |        |
|                                            |                                                 | 50 MHz              | ı   | -   | -140 |        |

#### Notes:

- 1. For reference clock frequencies other than 312.5 MHz, adjust the phase-noise mask values by 20 × Log(N/312.5) where N is the new reference clock frequency in MHz.
- 2. This reference clock phase-noise mask is superseded by any reference clock phase-noise mask that is specified in a supported protocol, e.g., PCIe.

## Table 56: GTH Transceiver PLL/Lock Time Adaptation

| Symbol             | Description                                                                                            | Conditions                                                                                       | All | Units  |                       |       |
|--------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----|--------|-----------------------|-------|
| Symbol             | Description                                                                                            | Conditions                                                                                       | Min | Тур    | Max                   | Units |
| T <sub>LOCK</sub>  | Initial PLL lock                                                                                       |                                                                                                  | -   | -      | 1                     | ms    |
| T <sub>DLOCK</sub> | Clock recovery phase acquisition and adaptation time for decision feedback equalizer (DFE)             | After the PLL is locked to the reference clock, this is the time it takes to lock the clock data | -   | 50,000 | 37 x 10 <sup>6</sup>  | UI    |
|                    | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled | recovery (CDR) to the data<br>present at the input.                                              | -   | 50,000 | 2.3 x 10 <sup>6</sup> | UI    |

## **Table 57: GTH Transceiver User Clock Switching Characteristics**

|                           |                                 | Data Wid          | th Conditions         | Speed           | Grade and          | V <sub>CCINT</sub> Op | erating V       | oltages         |       |
|---------------------------|---------------------------------|-------------------|-----------------------|-----------------|--------------------|-----------------------|-----------------|-----------------|-------|
| Symbol                    | Description <sup>1</sup>        | (Bit)             |                       | 0.90V 0.85V     |                    | 35V                   | 0.72V           |                 | Units |
|                           |                                 | Internal<br>Logic | Interconnect<br>Logic | -3 <sup>2</sup> | -2 <sup>2, 3</sup> | -1 <sup>4, 5</sup>    | -2 <sup>3</sup> | -1 <sup>5</sup> |       |
| F <sub>TXOUTPMA</sub>     | TXOUTCLK maximu<br>OUTCLKPMA    | m frequency s     | sourced from          | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
| F <sub>RXOUTPMA</sub>     | RXOUTCLK maximu<br>OUTCLKPMA    | m frequency       | sourced from          | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
| F <sub>TXOUTPROGDIV</sub> | TXOUTCLK maximu<br>TXPROGDIVCLK | m frequency s     | sourced from          | 511.719         | 511.719            | 511.719               | 511.719         | 511.719         | MHz   |
| F <sub>RXOUTPROGDIV</sub> | RXOUTCLK maximu<br>RXPROGDIVCLK | m frequency       | sourced from          | 511.719         | 511.719            | 511.719               | 511.719         | 511.719         | MHz   |
| F <sub>TXIN</sub>         | TXUSRCLK <sup>6</sup>           | 16                | 16, 32                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           | maximum<br>frequency            | 32                | 32, 64                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           |                                 | 20                | 20, 40                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                           |                                 | 40                | 40, 80                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |



Table 57: GTH Transceiver User Clock Switching Characteristics (cont'd)

|                    |                          | Data Wid          | th Conditions         | Speed           | Grade and          | V <sub>CCINT</sub> Op | erating V       | oltages         |       |
|--------------------|--------------------------|-------------------|-----------------------|-----------------|--------------------|-----------------------|-----------------|-----------------|-------|
| Symbol             | Description <sup>1</sup> |                   | (Bit)                 | 0.90V           | 0.8                | 35V                   | 0.7             | ′2V             | Units |
| Symbol .           | Jesen peron              | Internal<br>Logic | Interconnect<br>Logic | -3 <sup>2</sup> | -2 <sup>2, 3</sup> | -1 <sup>4, 5</sup>    | -2 <sup>3</sup> | -1 <sup>5</sup> |       |
| F <sub>RXIN</sub>  | RXUSRCLK <sup>6</sup>    | 16                | 16, 32                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    | maximum<br>frequency     | 32                | 32, 64                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    |                          | 20                | 20, 40                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                    |                          | 40                | 40, 80                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
| F <sub>TXIN2</sub> | TXUSRCLK2 <sup>6</sup>   | 16                | 16                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    | maximum<br>frequency     | 16                | 32                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                    |                          | 32                | 32                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    |                          | 32                | 64                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                    |                          | 20                | 20                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                    |                          | 20                | 40                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |
|                    |                          | 40                | 40                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                    |                          | 40                | 80                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |
| F <sub>RXIN2</sub> | RXUSRCLK2 <sup>6</sup>   | 16                | 16                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    | maximum<br>frequency     | 16                | 32                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                    |                          | 32                | 32                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                    |                          | 32                | 64                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                    |                          | 20                | 20                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                    |                          | 20                | 40                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |
|                    |                          | 40                | 40                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                    |                          | 40                | 80                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |

- 1. Clocking must be implemented as described in UltraScale Architecture GTH Transceivers User Guide (UG576).
- 2. For speed grades -3E, -2E, and -2I, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s.
- 3. For speed grade -2LE, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s when  $V_{CCINT}$  = 0.85V or 6.25 Gb/s when  $V_{CCINT}$  = 0.72V.
- 4. For speed grades -1E, -1I, and -1M, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s.
- 5. For speed grade -1LI, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s when  $V_{CCINT} = 0.85V$  or 5.15625 Gb/s when  $V_{CCINT} = 0.72V$ .
- 6. When the gearbox is used, these maximums refer to the XCLK. For more information, see the *UltraScale Architecture GTH Transceivers User Guide* (UG576).

**Table 58: GTH Transceiver Transmitter Switching Characteristics** 

| Symbol               | Description                          | Condition   | Min   | Тур | Max                 | Units |
|----------------------|--------------------------------------|-------------|-------|-----|---------------------|-------|
| F <sub>GTHTX</sub>   | Serial data rate range               |             | 0.500 | _   | F <sub>GTHMAX</sub> | Gb/s  |
| T <sub>RTX</sub>     | TX rise time                         | 20%-80%     | -     | 21  | -                   | ps    |
| T <sub>FTX</sub>     | TX fall time                         | 80%-20%     | -     | 21  | -                   | ps    |
| T <sub>LLSKEW</sub>  | TX lane-to-lane skew <sup>1</sup>    | •           | -     | -   | 500.00              | ps    |
| T <sub>J16.375</sub> | Total jitter <sup>2, 4</sup>         | 16.375 Gb/s | -     | -   | 0.28                | UI    |
| D <sub>J16.375</sub> | Deterministic jitter <sup>2, 4</sup> |             | -     | -   | 0.17                | UI    |



*Table 58:* **GTH Transceiver Transmitter Switching Characteristics** *(cont'd)* 

| Symbol                     | Description                          | Condition              | Min | Тур | Max  | Units |
|----------------------------|--------------------------------------|------------------------|-----|-----|------|-------|
| T <sub>J15.0</sub>         | Total jitter <sup>2, 4</sup>         | 15.0 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J15.0</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J14.1</sub>         | Total jitter <sup>2, 4</sup>         | 14.1 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J14.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J14.1</sub>         | Total jitter <sup>2, 4</sup>         | 14.025 Gb/s            | -   | -   | 0.28 | UI    |
| D <sub>J14.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J13.1</sub>         | Total jitter <sup>2, 4</sup>         | 13.1 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J13.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J12.5_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 12.5 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J12.5_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J12.5_CPLL</sub>    | Total jitter <sup>3, 4</sup>         | 12.5 Gb/s              | -   | -   | 0.33 | UI    |
| D <sub>J12.5_CPLL</sub>    | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J11.3_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 11.3 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J11.3_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J10.3125_QPLL</sub> | Total jitter <sup>2, 4</sup>         | 10.3125 Gb/s           | -   | -   | 0.28 | UI    |
| D <sub>J10.3125_QPLL</sub> | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J10.3125_CPLL</sub> | Total jitter <sup>3, 4</sup>         | 10.3125 Gb/s           | -   | -   | 0.33 | UI    |
| D <sub>J10.3125_CPLL</sub> | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J9.953_QPLL</sub>   | Total jitter <sup>2, 4</sup>         | 9.953 Gb/s             | -   | -   | 0.28 | UI    |
| D <sub>J9.953_QPLL</sub>   | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J9.953_CPLL</sub>   | Total jitter <sup>3, 4</sup>         | 9.953 Gb/s             | -   | -   | 0.33 | UI    |
| D <sub>J9.953_CPLL</sub>   | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J8.0</sub>          | Total jitter <sup>3, 4</sup>         | 8.0 Gb/s               | -   | -   | 0.32 | UI    |
| D <sub>J8.0</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J6.6</sub>          | Total jitter <sup>3, 4</sup>         | 6.6 Gb/s               | -   | -   | 0.30 | UI    |
| D <sub>J6.6</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J5.0</sub>          | Total jitter <sup>3, 4</sup>         | 5.0 Gb/s               | -   | -   | 0.30 | UI    |
| D <sub>J5.0</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J4.25</sub>         | Total jitter <sup>3, 4</sup>         | 4.25 Gb/s              | -   | -   | 0.30 | UI    |
| D <sub>J4.25</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J4.0</sub>          | Total jitter <sup>3, 4</sup>         | 4.0 Gb/s               | -   | -   | 0.32 | UI    |
| D <sub>J4.0</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.16 | UI    |
| T <sub>J3.20</sub>         | Total jitter <sup>3, 4</sup>         | 3.20 Gb/s <sup>5</sup> | -   | -   | 0.20 | UI    |
| D <sub>J3.20</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.10 | UI    |
| T <sub>J2.5</sub>          | Total jitter <sup>3, 4</sup>         | 2.5 Gb/s <sup>6</sup>  | -   | -   | 0.20 | UI    |
| D <sub>J2.5</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.10 | UI    |
| T <sub>J1.25</sub>         | Total jitter <sup>3, 4</sup>         | 1.25 Gb/s7             | -   | -   | 0.15 | UI    |
| D <sub>J1.25</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.06 | UI    |



## *Table 58:* **GTH Transceiver Transmitter Switching Characteristics** (cont'd)

| Symbol            | Description                          | Condition             | Min | Тур | Max  | Units |
|-------------------|--------------------------------------|-----------------------|-----|-----|------|-------|
| T <sub>J500</sub> | Total jitter <sup>3, 4</sup>         | 500 Mb/s <sup>8</sup> | -   | -   | 0.10 | UI    |
| D <sub>J500</sub> | Deterministic jitter <sup>3, 4</sup> |                       | -   | -   | 0.03 | UI    |

#### Notes:

- 1. Using same REFCLK input with TX phase alignment enabled for up to four consecutive transmitters (one fully populated GTH Quad) at the maximum line rate.
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of  $10^{-12}$ .
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.
- 8. CPLL frequency at 2.0 GHz and TXOUT\_DIV = 8.

## Table 59: GTH Transceiver Receiver Switching Characteristics

| Symbol                | Description                                    | Condition                           | Min   | Тур | Max                 | Units |
|-----------------------|------------------------------------------------|-------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTHRX</sub>    | Serial data rate                               |                                     | 0.500 | -   | F <sub>GTHMAX</sub> | Gb/s  |
| R <sub>XSST</sub>     | Receiver spread-spectrum tracking <sup>1</sup> | Modulated at 33 kHz                 | -5000 | -   | 0                   | ppm   |
| R <sub>XRL</sub>      | Run length (CID)                               |                                     | -     | -   | 256                 | UI    |
| R <sub>XPPMTOL</sub>  | Data/REFCLK PPM offset tolerance               | Bit rates ≤ 6.6 Gb/s                | -1250 | -   | 1250                | ppm   |
|                       |                                                | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s | -700  | -   | 700                 | ppm   |
|                       |                                                | Bit rates > 8.0 Gb/s                | -200  | -   | 200                 | ppm   |
| SJ Jitter Tolerand    | ce <sup>2</sup>                                |                                     |       |     |                     |       |
| JT_SJ16.375           | Sinusoidal jitter (QPLL) <sup>3</sup>          | 16.375 Gb/s                         | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ15.0</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 15.0 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ14.1</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 14.1 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ13.1</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 13.1 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ12.5</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 12.5 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ11.3</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 11.3 Gb/s                           | 0.30  | -   | -                   | UI    |
| JT_SJ10.32_QPLL       | Sinusoidal jitter (QPLL) <sup>3</sup>          | 10.32 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ10.32_CPLL       | Sinusoidal jitter (CPLL) <sup>3</sup>          | 10.32 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ9.953_QPLL       | Sinusoidal jitter (QPLL) <sup>3</sup>          | 9.953 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ9.953_CPLL       | Sinusoidal jitter (CPLL) <sup>3</sup>          | 9.953 Gb/s                          | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ8.0</sub>  | Sinusoidal jitter (QPLL) <sup>3</sup>          | 8.0 Gb/s                            | 0.42  | -   | -                   | UI    |
| JT_SJ6.6_CPLL         | Sinusoidal jitter (CPLL) <sup>3</sup>          | 6.6 Gb/s                            | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ5.0</sub>  | Sinusoidal jitter (CPLL) <sup>3</sup>          | 5.0 Gb/s                            | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ4.25</sub> | Sinusoidal jitter (CPLL) <sup>3</sup>          | 4.25 Gb/s                           | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ3.2</sub>  | Sinusoidal jitter (CPLL) <sup>3</sup>          | 3.2 Gb/s <sup>4</sup>               | 0.45  | -   | -                   | UI    |
| J <sub>T_SJ2.5</sub>  | Sinusoidal jitter (CPLL) <sup>3</sup>          | 2.5 Gb/s <sup>5</sup>               | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ1.25</sub> | Sinusoidal jitter (CPLL) <sup>3</sup>          | 1.25 Gb/s <sup>6</sup>              | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ500</sub>  | Sinusoidal jitter (CPLL) <sup>3</sup>          | 500 Mb/s <sup>7</sup>               | 0.30  | -   | -                   | UI    |



*Table 59:* **GTH Transceiver Receiver Switching Characteristics** *(cont'd)* 

| Symbol                                             | Description                                      | Condition | Min  | Тур | Max | Units |  |  |  |  |  |
|----------------------------------------------------|--------------------------------------------------|-----------|------|-----|-----|-------|--|--|--|--|--|
| SJ Jitter Tolerance with Stressed Eye <sup>2</sup> |                                                  |           |      |     |     |       |  |  |  |  |  |
| J <sub>T_TJSE3.2</sub>                             | Total jitter with stressed eye <sup>8</sup>      | 3.2 Gb/s  | 0.70 | -   | -   | UI    |  |  |  |  |  |
| JT_TJSE6.6                                         |                                                  | 6.6 Gb/s  | 0.70 | -   | -   | UI    |  |  |  |  |  |
| J <sub>T_SJSE3.2</sub>                             | Sinusoidal jitter with stressed eye <sup>8</sup> | 3.2 Gb/s  | 0.10 | -   | -   | UI    |  |  |  |  |  |
| JT_SJSE6.6                                         |                                                  | 6.6 Gb/s  | 0.10 | -   | -   | UI    |  |  |  |  |  |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $10^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 7. CPLL frequency at 2.0 GHz and RXOUT\_DIV = 8.
- 8. Composite jitter with RX equalizer enabled. DFE disabled.

## **GTH Transceiver Electrical Compliance**

The *UltraScale Architecture GTH Transceivers User Guide* (UG576) contains recommended use modes that ensure compliance for the protocols listed in the following table. The transceiver wizard provides the recommended settings for those use cases and for protocol specific characteristics.

Table 60: GTH Transceiver Protocol List

| Protocol                | Specification              | Serial Rate (Gb/s) | Electrical<br>Compliance |
|-------------------------|----------------------------|--------------------|--------------------------|
| CAUI-10                 | IEEE 802.3-2012            | 10.3125            | Compliant                |
| nPPI                    | IEEE 802.3-2012            | 10.3125            | Compliant                |
| 10GBASE-KR <sup>1</sup> | IEEE 802.3-2012            | 10.3125            | Compliant                |
| 40GBASE-KR              | IEEE 802.3-2012            | 10.3125            | Compliant                |
| SFP+                    | SFF-8431 (SR and LR)       | 9.95328-11.10      | Compliant                |
| XFP                     | INF-8077i, revision 4.5    | 10.3125            | Compliant                |
| RXAUI                   | CEI-6G-SR                  | 6.25               | Compliant                |
| XAUI                    | IEEE 802.3-2012            | 3.125              | Compliant                |
| 1000BASE-X              | IEEE 802.3-2012            | 1.25               | Compliant                |
| 5.0G Ethernet           | IEEE 802.3bx (PAR)         | 5                  | Compliant                |
| 2.5G Ethernet           | IEEE 802.3bx (PAR)         | 2.5                | Compliant                |
| HiGig, HiGig+, HiGig2   | IEEE 802.3-2012            | 3.74, 6.6          | Compliant                |
| OTU2                    | ITU G.8251                 | 10.709225          | Compliant                |
| OTU4 (OTL4.10)          | OIF-CEI-11G-SR             | 11.180997          | Compliant                |
| OC-3/12/48/192          | GR-253-CORE                | 0.1555-9.956       | Compliant                |
| TFI-5                   | OIF-TFI5-0.1.0             | 2.488              | Compliant                |
| Interlaken              | OIF-CEI-6G, OIF-CEI-11G-SR | 4.25-12.5          | Compliant                |
| PCIe Gen1, 2, 3         | PCI Express base 3.0       | 2.5, 5.0, and 8.0  | Compliant                |
| SDI <sup>2</sup>        | SMPTE 424M-2006            | 0.27-2.97          | Compliant                |



*Table 60:* **GTH Transceiver Protocol List** (cont'd)

| Protocol                      | Specification                                    | Serial Rate (Gb/s) | Electrical<br>Compliance |
|-------------------------------|--------------------------------------------------|--------------------|--------------------------|
| UHD-SDI <sup>2</sup>          | SMPTE ST-2081 6G, SMPTE ST-2082 12G              | 6 and 12           | Compliant                |
| Hybrid memory cube (HMC)      | HMC-15G-SR                                       | 10, 12.5, and 15.0 | Compliant                |
| MoSys Bandwidth Engine        | CEI-11-SR and CEI-11-SR (overclocked)            | 10.3125, 15.5      | Compliant                |
| CPRI                          | CPRI_v_6_1_2014-07-01                            | 0.6144-12.165      | Compliant                |
| HDMI <sup>2</sup>             | HDMI 2.0                                         | All                | Compliant                |
| Passive optical network (PON) | 10G-EPON, 1G-EPON, NG-PON2, XG-PON, and 2.5G-PON | 0.155-10.3125      | Compliant                |
| JESD204a/b                    | OIF-CEI-6G, OIF-CEI-11G                          | 3.125-12.5         | Compliant                |
| Serial RapidIO                | RapidIO specification 3.1                        | 1.25-10.3125       | Compliant                |
| DisplayPort <sup>2</sup>      | DP 1.2B CTS                                      | 1.62-5.4           | Compliant                |
| Fibre channel                 | FC-PI-4                                          | 1.0625-14.025      | Compliant                |
| SATA Gen1, 2, 3               | Serial ATA revision 3.0 specification            | 1.5, 3.0, and 6.0  | Compliant                |
| SAS Gen1, 2, 3                | T10/BSR INCITS 519                               | 3.0, 6.0, and 12.0 | Compliant                |
| SFI-5                         | OIF-SFI5-01.0                                    | 0.625-12.5         | Compliant                |
| Aurora                        | CEI-6G, CEI-11G-LR                               | up to 11.180997    | Compliant                |

- 1. The transition time of the transmitter is faster than the IEEE Std 802.3-2012 specification.
- 2. This protocol requires external circuitry to achieve compliance.

# **GTY Transceiver Specifications**

The *UltraScale Architecture and Product Data Sheet*: Overview (DS890) lists the Kintex UltraScale+ FPGAs that include the GTY transceivers.

## **GTY Transceiver DC Input and Output Levels**

Table 61 summarizes the DC specifications of the GTY transceivers in Kintex UltraScale+ FPGAs. Consult the UltraScale Architecture GTY Transceivers User Guide (UG578) for further details.

**Table 61: GTY Transceiver DC Specifications** 

| Symbol                                                   | DC Parameter                                                               | Conditions                               | Min  | Тур                      | Max                  | Units |
|----------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------|------|--------------------------|----------------------|-------|
| DV <sub>PPIN</sub> Differential peak-to-peak input volta |                                                                            | >10.3125 Gb/s                            | 150  | -                        | 1250                 | mV    |
|                                                          | external AC coupled)                                                       | 6.6 Gb/s to 10.3125 Gb/s                 | 150  | -                        | 1250                 | mV    |
|                                                          |                                                                            | ≤ 6.6 Gb/s                               | 150  | -                        | 2000                 | mV    |
| V <sub>IN</sub>                                          | Single-ended input voltage. Voltage measured at the pin referenced to GND. | DC coupled V <sub>MGTAVTT</sub> = 1.2V   | -400 | -                        | V <sub>MGTAVTT</sub> | mV    |
| V <sub>CMIN</sub>                                        | Common mode input voltage                                                  | DC coupled V <sub>MGTAVTT</sub> = 1.2V   | -    | 2/3 V <sub>MGTAVTT</sub> | -                    | mV    |
| D <sub>VPPOUT</sub>                                      | Differential peak-to-peak output voltage <sup>1</sup>                      | Transmitter output swing is set to 11111 | 800  | -                        | -                    | mV    |



Table 61: GTY Transceiver DC Specifications (cont'd)

| Symbol               | DC Parameter                                            | Conditions                                       | Min                                                                                                                   | Тур                | Max | Units |
|----------------------|---------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|
| V <sub>CMOUTDC</sub> | Common mode output voltage: DC coupled (equation based) | When remote RX is terminated to GND              | V <sub>M</sub>                                                                                                        | GTAVTT/2 - DVPPOUT | /4  | mV    |
|                      |                                                         | When remote RX termination is floating           | $V_{MGTAVTT} - D_{VPPOUT}/2$ $V_{MGTAVTT} - \frac{D_{VPPOUT}}{4} - \left(\frac{V_{MGTAVTT} - V_{RX\_TERM}}{2}\right)$ |                    |     | mV    |
|                      |                                                         | When remote RX is terminated to $V_{RX\_TERM}^2$ |                                                                                                                       |                    |     | mV    |
| V <sub>CMOUTAC</sub> | Common mode output voltage: AC coupled                  | Equation based                                   | V <sub>N</sub>                                                                                                        | 2                  | mV  |       |
| R <sub>IN</sub>      | Differential input resistance                           |                                                  | -                                                                                                                     | 100                | -   | Ω     |
| R <sub>OUT</sub>     | Differential output resistance                          |                                                  | -                                                                                                                     | 100                | -   | Ω     |
| T <sub>OSKEW</sub>   | Transmitter output pair (TXP and TXN)                   | _                                                | -                                                                                                                     | 10                 | ps  |       |
| C <sub>EXT</sub>     | Recommended external AC coupling ca                     | pacitor <sup>3</sup>                             | -                                                                                                                     | 100                | -   | nF    |

- 1. The output swing and pre-emphasis levels are programmable using the GTY transceiver attributes discussed in the *UltraScale Architecture GTY Transceivers User Guide* (UG578) and can result in values lower than reported in this table.
- 2. V<sub>RX TERM</sub> is the remote RX termination voltage.
- 3. Other values can be used as appropriate to conform to specific protocols and standards.

Figure 5: Single-Ended Peak-to-Peak Voltage



X16653-072117

Figure 6: Differential Peak-to-Peak Voltage



The following tables summarize the DC specifications of the clock input/output levels of the GTY transceivers in Kintex UltraScale+ FPGAs. Consult the *UltraScale Architecture GTY Transceivers User Guide* (UG578) for further details.



## **Table 62:** GTY Transceiver Clock DC Input Level Specification

| Symbol             | DC Parameter                            | Min | Тур | Max  | Units |
|--------------------|-----------------------------------------|-----|-----|------|-------|
| V <sub>IDIFF</sub> | Differential peak-to-peak input voltage | 250 | -   | 2000 | mV    |
| R <sub>IN</sub>    | Differential input resistance           | -   | 100 | -    | Ω     |
| C <sub>EXT</sub>   | Required external AC coupling capacitor | -   | 10  | -    | nF    |

**Table 63: GTY Transceiver Clock Output Level Specification** 

| Symbol             | Description                                                    | Conditions                                  | Min | Тур | Max | Units |
|--------------------|----------------------------------------------------------------|---------------------------------------------|-----|-----|-----|-------|
| V <sub>OL</sub>    | Output Low voltage for P and N                                 | $R_T$ = 100 $\Omega$ across P and N signals | 100 | ı   | 330 | mV    |
| V <sub>OH</sub>    | Output High voltage for P and N                                | $R_T$ = 100 $\Omega$ across P and N signals | 500 | -   | 700 | mV    |
| V <sub>DDOUT</sub> | Differential output voltage (P–N), P =<br>High (N–P), N = High | $R_T$ = 100 $\Omega$ across P and N signals | 300 | -   | 430 | mV    |
| V <sub>CMOUT</sub> | Common mode voltage                                            | $R_T = 100\Omega$ across P and N signals    | 300 | -   | 500 | mV    |

## **GTY Transceiver Switching Characteristics**

Consult the UltraScale Architecture GTY Transceivers User Guide (UG578) for further information.

**Table 64: GTY Transceiver Performance** 

|                         |                                   |                   |                    |        | Speed  | Grade a          | nd V <sub>CCI</sub> | <sub>NT</sub> Oper | ating V | oltages          | ;      |        |       |
|-------------------------|-----------------------------------|-------------------|--------------------|--------|--------|------------------|---------------------|--------------------|---------|------------------|--------|--------|-------|
| Symbol                  | Description                       | Output<br>Divider | 0.9                | 90V    |        | 0.8              | 85V                 |                    |         | 0.7              | 72V    |        | Units |
|                         |                                   | Divide            | -                  | .3     |        | -2               |                     | -1                 | -       | -2               |        | ·1     |       |
| F <sub>GTYMAX</sub>     | GTY maximum li                    | ne rate           | 32.75 <sup>1</sup> |        | 28     | .21 <sup>1</sup> | 25.                 | 785 <sup>1</sup>   | 28      | .21 <sup>1</sup> | 12.5   |        | Gb/s  |
| F <sub>GTYMIN</sub>     | GTY minimum li                    | ne rate           | 0.5                |        | С      | ).5              | С                   | ).5                | C       | ).5              | С      | ).5    | Gb/s  |
| •                       |                                   |                   | Min                | Max    | Min    | Max              | Min                 | Max                | Min     | Max              | Min    | Max    |       |
| F <sub>GTYCRANGE</sub>  | CPLL line rate range <sup>2</sup> | 1                 | 4.0                | 12.5   | 4.0    | 12.5             | 4.0                 | 8.5                | 4.0     | 12.5             | 4.0    | 8.5    | Gb/s  |
|                         |                                   | 2                 | 2.0                | 6.25   | 2.0    | 6.25             | 2.0                 | 4.25               | 2.0     | 6.25             | 2.0    | 4.25   | Gb/s  |
|                         |                                   | 4                 | 1.0                | 3.125  | 1.0    | 3.125            | 1.0                 | 2.125              | 1.0     | 3.125            | 1.0    | 2.125  | Gb/s  |
|                         |                                   | 8                 | 0.5                | 1.5625 | 0.5    | 1.5625           | 0.5                 | 1.0625             | 0.5     | 1.5625           | 0.5    | 1.0625 | Gb/s  |
|                         |                                   | 16                |                    |        |        |                  | N                   | I/A                |         |                  | •      |        | Gb/s  |
|                         |                                   | 32                |                    |        |        |                  | N                   | I/A                |         |                  |        |        | Gb/s  |
|                         | _                                 | •                 | Min                | Max    | Min    | Max              | Min                 | Max                | Min     | Max              | Min    | Max    |       |
| F <sub>GTYQRANGE1</sub> | QPLL0 line rate                   | 1                 | 19.6               | 32.75  | 19.6   | 28.21            | 19.6                | 25.785             | 19.6    | 28.21            | N      | /A     | Gb/s  |
|                         | range <sup>3</sup>                | 1                 | 9.8                | 16.375 | 9.8    | 16.375           | 9.8                 | 16.375             | 9.8     | 16.375           | 9.8    | 12.5   | Gb/s  |
|                         |                                   | 2                 | 4.9                | 8.1875 | 4.9    | 8.1875           | 4.9                 | 8.1875             | 4.9     | 8.1875           | 4.9    | 8.1875 | Gb/s  |
|                         |                                   | 4                 | 2.45               | 4.0938 | 2.45   | 4.0938           | 2.45                | 4.0938             | 2.45    | 4.0938           | 2.45   | 4.0938 | Gb/s  |
|                         |                                   | 8                 | 1.225              | 2.0469 | 1.225  | 2.0469           | 1.225               | 2.0469             | 1.225   | 2.0469           | 1.225  | 2.0469 | Gb/s  |
|                         |                                   | 16                | 0.6125             | 1.0234 | 0.6125 | 1.0234           | 0.6125              | 1.0234             | 0.6125  | 1.0234           | 0.6125 | 1.0234 | Gb/s  |



*Table 64:* **GTY Transceiver Performance** (cont'd)

|                         |                    |                       |      |        | Speed | Grade a | nd V <sub>CCI</sub> | <sub>INT</sub> Oper | ating \ | /oltages |     |        |       |
|-------------------------|--------------------|-----------------------|------|--------|-------|---------|---------------------|---------------------|---------|----------|-----|--------|-------|
| Symbol                  | Description        | Output<br>Divider     | 0.   | 0.90V  |       | 0.85V   |                     |                     | 0.72V   |          |     |        | Units |
|                         |                    | Divide                |      | -3     |       | -2      |                     | -1                  |         | -2       |     | -1     |       |
|                         |                    |                       | Min  | Max    | Min   | Max     | Min                 | Max                 | Min     | Max      | Min | Max    |       |
| GIIQIVANGLZ X           | QPLL1 line rate    | 1                     | 16.0 | 26.0   | 16.0  | 26.0    | 16.0                | 25.785              | 16.0    | 26.0     | N   | I/A    | Gb/s  |
|                         | range <sup>4</sup> | 1                     | 8.0  | 13.0   | 8.0   | 13.0    | 8.0                 | 12.5                | 8.0     | 13.0     | 8.0 | 12.5   | Gb/s  |
|                         |                    | 2                     | 4.0  | 6.5    | 4.0   | 6.5     | 4.0                 | 6.5                 | 4.0     | 6.5      | 4.0 | 6.5    | Gb/s  |
|                         |                    | 4                     | 2.0  | 3.25   | 2.0   | 3.25    | 2.0                 | 3.25                | 2.0     | 3.25     | 2.0 | 3.25   | Gb/s  |
|                         |                    | 8                     | 1.0  | 1.625  | 1.0   | 1.625   | 1.0                 | 1.625               | 1.0     | 1.625    | 1.0 | 1.625  | Gb/s  |
|                         |                    | 16                    | 0.5  | 0.8125 | 0.5   | 0.8125  | 0.5                 | 0.8125              | 0.5     | 0.8125   | 0.5 | 0.8125 | Gb/s  |
|                         |                    | •                     | Min  | Max    | Min   | Max     | Min                 | Max                 | Min     | Max      | Min | Max    |       |
| F <sub>CPLLRANGE</sub>  | CPLL frequency     | range                 | 2.0  | 6.25   | 2.0   | 6.25    | 2.0                 | 4.25                | 2.0     | 6.25     | 2.0 | 4.25   | GHz   |
| F <sub>QPLL0RANGE</sub> | QPLL0 frequenc     | QPLL0 frequency range |      | 16.375 | 9.8   | 16.375  | 9.8                 | 16.375              | 9.8     | 16.375   | 9.8 | 16.375 | GHz   |
| F <sub>QPLL1RANGE</sub> | QPLL1 frequenc     | y range               | 8.0  | 13.0   | 8.0   | 13.0    | 8.0                 | 13.0                | 8.0     | 13.0     | 8.0 | 13.0   | GHz   |

- 1. GTY transceiver line rates are package limited: SFVB784 and SFRB784 to 12.5 Gb/s; FFVA676, FFVD900, FFVA1156, and FFRA1156 to 16.3 Gb/s.
- 2. The values listed are the rounded results of the calculated equation (2 × CPLL\_Frequency)/Output\_Divider.
- 3. The values listed are the rounded results of the calculated equation ( QPLL0\_Frequency × RATE)/Output\_Divider where RATE is 1 when QPLL0\_CLKOUT\_RATE is set to HALF and 2 if QPLL0\_CLKOUT\_RATE is set to FULL.
- 4. The values listed are the rounded results of the calculated equation (QPLL1\_Frequency × RATE)/Output\_Divider where RATE is 1 when QPLL1\_CLKOUT\_RATE is set to HALF and 2 if QPLL1\_CLKOUT\_RATE is set to FULL.

## Table 65: GTY Transceiver Dynamic Reconfiguration Port (DRP) Switching Characteristics

| Symbol                 | Description                 | All Speed Grades | Units |
|------------------------|-----------------------------|------------------|-------|
| F <sub>GTYDRPCLK</sub> | GTYDRPCLK maximum frequency | 250              | MHz   |

## Table 66: GTY Transceiver Reference Clock Switching Characteristics

| Cymphol            | Dosavintion                     | Canditions           | Al  | Unita |     |       |
|--------------------|---------------------------------|----------------------|-----|-------|-----|-------|
| Symbol             | Description                     | Conditions           | Min | Тур   | Max | Units |
| F <sub>GCLK</sub>  | Reference clock frequency range |                      | 60  | -     | 820 | MHz   |
| T <sub>RCLK</sub>  | Reference clock rise time       | 20% - 80%            | -   | 200   | -   | ps    |
| T <sub>FCLK</sub>  | Reference clock fall time       | 80% - 20%            | -   | 200   | -   | ps    |
| T <sub>DCREF</sub> | Reference clock duty cycle      | Transceiver PLL only | 40  | 50    | 60  | %     |



## Table 67: GTY Transceiver Reference Clock Oscillator Selection Phase Noise Mask

| Symbol                     | Description <sup>1, 2</sup>                     | Offset<br>Frequency | Min | Тур | Max  | Units    |
|----------------------------|-------------------------------------------------|---------------------|-----|-----|------|----------|
| QPLL <sub>REFCLKMASK</sub> | QPLL0/QPLL1 reference clock select phase noise  | 10 kHz              | -   | -   | -112 | dBc/Hz   |
|                            | mask at REFCLK frequency = 156.25 MHz           | 100 kHz             | -   | -   | -128 | 1        |
|                            |                                                 | 1 MHz               | -   | -   | -145 | 1        |
|                            | QPLL0/QPLL1 reference clock select phase noise  | 10 kHz              | -   | -   | -103 | dBc/Hz   |
|                            | mask at REFCLK frequency = 312.5 MHz            | 100 kHz             | -   | -   | -123 | 1        |
|                            |                                                 | 1 MHz               | -   | -   | -143 | 1        |
|                            | QPLL0/QPLL1 reference clock select phase noise  | 10 kHz              | -   | -   | -98  | dBc/Hz   |
|                            | mask at REFCLK frequency = 625 MHz              | 100 kHz             | -   | -   | -117 |          |
|                            |                                                 | 1 MHz               | -   | -   | -140 | 1        |
| CPLL <sub>REFCLKMASK</sub> | CPLL reference clock select phase noise mask at | 10 kHz              | -   | -   | -112 | dBc/Hz   |
|                            | REFCLK frequency = 156.25 MHz                   | 100 kHz             | -   | -   | -128 |          |
|                            |                                                 | 1 MHz               | -   | -   | -145 |          |
|                            |                                                 | 50 MHz              | -   | -   | -145 |          |
|                            | CPLL reference clock select phase noise mask at | 10 kHz              | -   | -   | -103 | dBc/Hz   |
|                            | REFCLK frequency = 312.5 MHz                    | 100 kHz             | -   | -   | -123 | 1        |
|                            |                                                 | 1 MHz               | -   | -   | -143 | ]        |
|                            |                                                 | 50 MHz              | -   | -   | -145 | 1        |
|                            | CPLL reference clock select phase noise mask at | 10 kHz              | -   | -   | -98  | dBc/Hz   |
|                            | REFCLK frequency = 625 MHz                      | 100 kHz             | -   | -   | -117 |          |
|                            |                                                 | 1 MHz               | -   | -   | -140 |          |
|                            |                                                 | 50 MHz              | -   | -   | -144 | <u> </u> |

#### Notes:

## Table 68: GTY Transceiver PLL/Lock Time Adaptation

| Symbol             | Description                                                                                            | Conditions                                                                                  | All | Units  |                       |       |
|--------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----|--------|-----------------------|-------|
| Symbol             | Description                                                                                            | Conditions                                                                                  | Min | Тур    | Max                   | Units |
| T <sub>LOCK</sub>  | Initial PLL lock.                                                                                      |                                                                                             | -   | -      | 1                     | ms    |
| T <sub>DLOCK</sub> | Clock recovery phase acquisition and adaptation time for decision feedback equalizer (DFE)             | After the PLL is locked to the reference clock, this is the time it takes to lock the clock | -   | 50,000 | 37 x 10 <sup>6</sup>  | UI    |
|                    | Clock recovery phase acquisition and adaptation time for low-power mode (LPM) when the DFE is disabled | data recovery (CDR) to the data present at the input.                                       | -   | 50,000 | 2.3 x 10 <sup>6</sup> | UI    |

<sup>1.</sup> For reference clock frequencies not in this table, use the phase-noise mask for the nearest reference clock frequency.

<sup>2.</sup> This reference clock phase-noise mask is superseded by any reference clock phase-noise mask that is specified in a supported protocol, e.g., PCIe.



## **Table 69:** GTY Transceiver User Clock Switching Characteristics

|                           |                                 | Data Wid          | th Conditions         | Speed           | Grade and          | V <sub>CCINT</sub> Op | erating V       | oltages         |       |
|---------------------------|---------------------------------|-------------------|-----------------------|-----------------|--------------------|-----------------------|-----------------|-----------------|-------|
| Symbol                    | Description <sup>1</sup>        |                   | (Bit)                 | 0.90V           | 0.8                | 35V                   | 0.7             | ′2V             | Units |
| Symbol                    | Description                     | Internal<br>Logic | Interconnect<br>Logic | -3 <sup>2</sup> | -2 <sup>2, 3</sup> | -1 <sup>4, 5, 6</sup> | -2 <sup>3</sup> | -1 <sup>5</sup> | Onits |
| F <sub>TXOUTPMA</sub>     | TXOUTCLK maximu<br>OUTCLKPMA    | m frequency s     | sourced from          | 511.719         | 511.719            | 402.891               | 402.832         | 322.266         | MHz   |
| F <sub>RXOUTPMA</sub>     | RXOUTCLK maximu<br>OUTCLKPMA    | m frequency :     | sourced from          | 511.719         | 511.719            | 402.891               | 402.832         | 322.266         | MHz   |
| F <sub>TXOUTPROGDIV</sub> | TXOUTCLK maximu<br>TXPROGDIVCLK | m frequency s     | sourced from          | 511.719         | 511.719            | 511.719               | 511.719         | 511.719         | MHz   |
| F <sub>RXOUTPROGDIV</sub> | RXOUTCLK maximu<br>RXPROGDIVCLK | m frequency :     | sourced from          | 511.719         | 511.719            | 511.719               | 511.719         | 511.719         | MHz   |
| F <sub>TXIN</sub>         | TXUSRCLK <sup>7</sup>           | 16                | 16, 32                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           | maximum<br>frequency            | 32                | 32, 64                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           |                                 | 64                | 64, 128               | 511.719         | 440.781            | 402.891               | 402.832         | 195.313         | MHz   |
|                           |                                 | 20                | 20, 40                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                           |                                 | 40                | 40, 80                | 409.375         | 409.375            | 312.500               | 350.000         | 257.813         | MHz   |
|                           |                                 | 80                | 80, 160               | 409.375         | 352.625            | 322.313               | 352.625         | 156.250         | MHz   |
| F <sub>RXIN</sub>         | RXUSRCLK <sup>7</sup>           | 16                | 16, 32                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           | maximum<br>frequency            | 32                | 32, 64                | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           | ' '                             | 64                | 64, 128               | 511.719         | 440.781            | 402.891               | 402.832         | 195.313         | MHz   |
|                           |                                 | 20                | 20, 40                | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                           |                                 | 40                | 40, 80                | 409.375         | 409.375            | 312.500               | 350.000         | 257.813         | MHz   |
|                           |                                 | 80                | 80, 160               | 409.375         | 352.625            | 322.313               | 352.625         | 156.250         | MHz   |
| F <sub>TXIN2</sub>        | TXUSRCLK2 <sup>7</sup>          | 16                | 16                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           | maximum<br>frequency            | 16                | 32                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                           |                                 | 32                | 32                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                           |                                 | 32                | 64                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                           |                                 | 64                | 64                    | 511.719         | 440.781            | 402.891               | 402.832         | 195.313         | MHz   |
|                           |                                 | 64                | 128                   | 255.859         | 220.391            | 201.445               | 201.416         | 97.656          | MHz   |
|                           |                                 | 20                | 20                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                           |                                 | 20                | 40                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |
|                           |                                 | 40                | 40                    | 409.375         | 409.375            | 312.500               | 350.000         | 257.813         | MHz   |
|                           |                                 | 40                | 80                    | 204.688         | 204.688            | 156.250               | 175.000         | 128.906         | MHz   |
|                           |                                 | 80                | 80                    | 409.375         | 352.625            | 322.313               | 352.625         | 156.250         | MHz   |
|                           |                                 | 80                | 160                   | 204.688         | 176.313            | 161.156               | 176.313         | 78.125          | MHz   |



*Table 69:* **GTY Transceiver User Clock Switching Characteristics** *(cont'd)* 

|                            |                          | Data Wid          | th Conditions         | Speed           | Grade and          | V <sub>CCINT</sub> Op | erating V       | oltages         |       |
|----------------------------|--------------------------|-------------------|-----------------------|-----------------|--------------------|-----------------------|-----------------|-----------------|-------|
| Symbol                     | Description <sup>1</sup> | (Bit)             |                       | 0.90V           | 0.85V              |                       | 0.72V           |                 | Units |
| <b>- - - - - - - - - -</b> | 2 000.14.0.1             | Internal<br>Logic | Interconnect<br>Logic | -3 <sup>2</sup> | -2 <sup>2, 3</sup> | -1 <sup>4, 5, 6</sup> | -2 <sup>3</sup> | -1 <sup>5</sup> |       |
| F <sub>RXIN2</sub>         | RXUSRCLK2 <sup>7</sup>   | 16                | 16                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                            | maximum<br>frequency     | 16                | 32                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                            |                          | 32                | 32                    | 511.719         | 511.719            | 390.625               | 390.625         | 322.266         | MHz   |
|                            |                          | 32                | 64                    | 255.859         | 255.859            | 195.313               | 195.313         | 161.133         | MHz   |
|                            |                          | 64                | 64                    | 511.719         | 440.781            | 402.891               | 402.832         | 195.313         | MHz   |
|                            |                          | 64                | 128                   | 255.859         | 220.391            | 201.445               | 201.416         | 97.656          | MHz   |
|                            |                          | 20                | 20                    | 409.375         | 409.375            | 312.500               | 312.500         | 257.813         | MHz   |
|                            |                          | 20                | 40                    | 204.688         | 204.688            | 156.250               | 156.250         | 128.906         | MHz   |
|                            |                          | 40                | 40                    | 409.375         | 409.375            | 312.500               | 350.000         | 257.813         | MHz   |
|                            |                          | 40                | 80                    | 204.688         | 204.688            | 156.250               | 175.000         | 128.906         | MHz   |
|                            |                          | 80                | 80                    | 409.375         | 352.625            | 322.313               | 352.625         | 156.250         | MHz   |
|                            |                          | 80                | 160                   | 204.688         | 176.313            | 161.156               | 176.313         | 78.125          | MHz   |

- 1. Clocking must be implemented as described in the *UltraScale Architecture GTY Transceivers User Guide* (UG578).
- 2. For speed grades -3E, -2E, and -2I, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s.
- 3. For speed grade -2LE, a 16-bit and 20-bit internal data path can only be used for line rates less than 8.1875 Gb/s when V<sub>CCINT</sub> = 0.85V or 6.25 Gb/s when V<sub>CCINT</sub> = 0.72V.
- 4. For speed grades -1E, -1I, and -1M, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s.
- 5. For speed grade -1LI, a 16-bit and 20-bit internal data path can only be used for line rates less than 6.25 Gb/s when V<sub>CCINT</sub> = 0.85V or 5.15625 Gb/s when V<sub>CCINT</sub> = 0.72V.
- 6. For the speed grades -1E, -1I, and -1M, only a 64- or 80-bit internal data path can be used for line rates above 12.5 Gb/s.
- 7. When the gearbox is used, these maximums refer to the XCLK. For more information, see the Valid Data Width Combinations for TX Asynchronous Gearbox table in the *UltraScale Architecture GTY Transceivers User Guide* (UG578).

*Table 70:* **GTY Transceiver Transmitter Switching Characteristics** 

| Symbol               | Description                          | Condition   | Min   | Тур | Max                 | Units |
|----------------------|--------------------------------------|-------------|-------|-----|---------------------|-------|
| F <sub>GTYTX</sub>   | Serial data rate range               |             | 0.500 | -   | F <sub>GTYMAX</sub> | Gb/s  |
| T <sub>RTX</sub>     | TX rise time                         | 20%-80%     | -     | 21  | -                   | ps    |
| T <sub>FTX</sub>     | TX fall time                         | 80%-20%     | -     | 21  | -                   | ps    |
| T <sub>LLSKEW</sub>  | TX lane-to-lane skew <sup>1</sup>    | -           | -     | -   | 500.00              | ps    |
| T <sub>J32.75</sub>  | Total jitter <sup>2, 4</sup>         | 32.75 Gb/s  | -     | -   | 0.35                | UI    |
| D <sub>J32.75</sub>  | Deterministic jitter <sup>2, 4</sup> |             | -     | -   | 0.19                | UI    |
| T <sub>J28.21</sub>  | Total jitter <sup>2, 4</sup>         | 28.21 Gb/s  | -     | -   | 0.28                | UI    |
| D <sub>J28.21</sub>  | Deterministic jitter <sup>2, 4</sup> |             | -     | -   | 0.17                | UI    |
| T <sub>J16.375</sub> | Total jitter <sup>2, 4</sup>         | 16.375 Gb/s | -     | -   | 0.28                | UI    |
| D <sub>J16.375</sub> | Deterministic jitter <sup>2, 4</sup> |             | -     | -   | 0.17                | UI    |
| T <sub>J15.0</sub>   | Total jitter <sup>2, 4</sup>         | 15.0 Gb/s   | -     | -   | 0.28                | UI    |
| D <sub>J15.0</sub>   | Deterministic jitter <sup>2, 4</sup> |             | -     | -   | 0.17                | UI    |



*Table 70:* **GTY Transceiver Transmitter Switching Characteristics** *(cont'd)* 

| Symbol                     | Description                          | Condition              | Min | Тур | Max  | Units |
|----------------------------|--------------------------------------|------------------------|-----|-----|------|-------|
| T <sub>J14.1</sub>         | Total jitter <sup>2, 4</sup>         | 14.1 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J14.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J14.1</sub>         | Total jitter <sup>2, 4</sup>         | 14.025 Gb/s            | -   | -   | 0.28 | UI    |
| D <sub>J14.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J13.1</sub>         | Total jitter <sup>2, 4</sup>         | 13.1 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J13.1</sub>         | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J12.5_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 12.5 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J12.5_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J12.5_CPLL</sub>    | Total jitter <sup>3, 4</sup>         | 12.5 Gb/s              | -   | -   | 0.33 | UI    |
| D <sub>J12.5_CPLL</sub>    | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J11.3_QPLL</sub>    | Total jitter <sup>2, 4</sup>         | 11.3 Gb/s              | -   | -   | 0.28 | UI    |
| D <sub>J11.3_QPLL</sub>    | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J10.3125_QPLL</sub> | Total jitter <sup>2, 4</sup>         | 10.3125 Gb/s           | -   | -   | 0.28 | UI    |
| D <sub>J10.3125_QPLL</sub> | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J10.3125_CPLL</sub> | Total jitter <sup>3, 4</sup>         | 10.3125 Gb/s           | -   | -   | 0.33 | UI    |
| D <sub>J10.3125_CPLL</sub> | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J9.953_QPLL</sub>   | Total jitter <sup>2, 4</sup>         | 9.953 Gb/s             | -   | -   | 0.28 | UI    |
| D <sub>J9.953_QPLL</sub>   | Deterministic jitter <sup>2, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J9.953_CPLL</sub>   | Total jitter <sup>3, 4</sup>         | 9.953 Gb/s             | -   | -   | 0.33 | UI    |
| D <sub>J9.953_CPLL</sub>   | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J8.0</sub>          | Total jitter <sup>3, 4</sup>         | 8.0 Gb/s               | -   | -   | 0.32 | UI    |
| D <sub>J8.0</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.17 | UI    |
| T <sub>J6.6</sub>          | Total jitter <sup>3, 4</sup>         | 6.6 Gb/s               | -   | -   | 0.30 | UI    |
| D <sub>J6.6</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J5.0</sub>          | Total jitter <sup>3, 4</sup>         | 5.0 Gb/s               | -   | -   | 0.30 | UI    |
| D <sub>J5.0</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J4.25</sub>         | Total jitter <sup>3, 4</sup>         | 4.25 Gb/s              | -   | -   | 0.30 | UI    |
| D <sub>J4.25</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.15 | UI    |
| T <sub>J3.20</sub>         | Total jitter <sup>3, 4</sup>         | 3.20 Gb/s <sup>5</sup> | -   | -   | 0.20 | UI    |
| D <sub>J3.20</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.10 | UI    |
| T <sub>J2.5</sub>          | Total jitter <sup>3, 4</sup>         | 2.5 Gb/s <sup>6</sup>  | -   | -   | 0.20 | UI    |
| D <sub>J2.5</sub>          | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.10 | UI    |
| T <sub>J1.25</sub>         | Total jitter <sup>3, 4</sup>         | 1.25 Gb/s <sup>7</sup> | -   | -   | 0.15 | UI    |
| D <sub>J1.25</sub>         | Deterministic jitter <sup>3, 4</sup> |                        | -   | -   | 0.06 | UI    |



## Table 70: GTY Transceiver Transmitter Switching Characteristics (cont'd)

| Symbol            | Description                          | Condition             | Min | Тур | Max  | Units |
|-------------------|--------------------------------------|-----------------------|-----|-----|------|-------|
| T <sub>J500</sub> | Total jitter <sup>3, 4</sup>         | 500 Mb/s <sup>8</sup> | -   | -   | 0.10 | UI    |
| D <sub>J500</sub> | Deterministic jitter <sup>3, 4</sup> |                       | -   | ı   | 0.03 | UI    |

#### Notes:

- 1. Using same REFCLK input with TX phase alignment enabled for up to four consecutive transmitters (one fully populated GTY Quad) at maximum line rate.
- 2. Using QPLL\_FBDIV = 40, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 3. Using CPLL\_FBDIV = 2, 20-bit internal data width. These values are NOT intended for protocol specific compliance determinations.
- 4. All jitter values are based on a bit-error ratio of  $10^{-12}$ .
- 5. CPLL frequency at 3.2 GHz and TXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 2.
- 7. CPLL frequency at 2.5 GHz and TXOUT\_DIV = 4.
- 8. CPLL frequency at 2.0 GHz and TXOUT\_DIV = 8.

## **Table 71: GTY Transceiver Receiver Switching Characteristics**

| Symbol                  | Description                                    | Condition                           | Min   | Тур | Max                 | Units |
|-------------------------|------------------------------------------------|-------------------------------------|-------|-----|---------------------|-------|
| F <sub>GTYRX</sub>      | Serial data rate                               | ·                                   | 0.500 | -   | F <sub>GTYMAX</sub> | Gb/s  |
| R <sub>XSST</sub>       | Receiver spread-spectrum tracking <sup>1</sup> | Modulated at 33 kHz                 | -5000 | -   | 0                   | ppm   |
| R <sub>XRL</sub>        | Run length (CID)                               | •                                   | -     | -   | 256                 | UI    |
| R <sub>XPPMTOL</sub>    | Data/REFCLK PPM offset tolerance               | Bit rates ≤ 6.6 Gb/s                | -1250 | -   | 1250                | ppm   |
|                         |                                                | Bit rates > 6.6 Gb/s and ≤ 8.0 Gb/s | -700  | -   | 700                 | ppm   |
|                         |                                                | Bit rates > 8.0 Gb/s                | -200  | -   | 200                 | ppm   |
| SJ Jitter Tolerand      | ce <sup>2</sup>                                |                                     | -     |     | •                   |       |
| J <sub>T_SJ32.75</sub>  | Sinusoidal jitter (QPLL) <sup>3</sup>          | 32.75 Gb/s                          | 0.25  | -   | -                   | UI    |
| J <sub>T_SJ28.21</sub>  | Sinusoidal jitter (QPLL) <sup>3</sup>          | 28.21 Gb/s                          | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ16.375</sub> | Sinusoidal jitter (QPLL) <sup>3</sup>          | 16.375 Gb/s                         | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ15.0</sub>   | Sinusoidal jitter (QPLL) <sup>3</sup>          | 15.0 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ14.1</sub>   | Sinusoidal jitter (QPLL) <sup>3</sup>          | 14.1 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ13.1</sub>   | Sinusoidal jitter (QPLL) <sup>3</sup>          | 13.1 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ12.5</sub>   | Sinusoidal jitter (QPLL) <sup>3</sup>          | 12.5 Gb/s                           | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ11.3</sub>   | Sinusoidal jitter (QPLL) <sup>3</sup>          | 11.3 Gb/s                           | 0.30  | -   | -                   | UI    |
| JT_SJ10.32_QPLL         | Sinusoidal jitter (QPLL) <sup>3</sup>          | 10.32 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ10.32_CPLL         | Sinusoidal jitter (CPLL) <sup>3</sup>          | 10.32 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ9.953_QPLL         | Sinusoidal jitter (QPLL) <sup>3</sup>          | 9.953 Gb/s                          | 0.30  | -   | -                   | UI    |
| JT_SJ9.953_CPLL         | Sinusoidal jitter (CPLL) <sup>3</sup>          | 9.953 Gb/s                          | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ8.0</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>          | 8.0 Gb/s                            | 0.42  | -   | -                   | UI    |
| J <sub>T_</sub> SJ6.6   | Sinusoidal jitter (CPLL) <sup>3</sup>          | 6.6 Gb/s                            | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ5.0</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>          | 5.0 Gb/s                            | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ4.25</sub>   | Sinusoidal jitter (CPLL) <sup>3</sup>          | 4.25 Gb/s                           | 0.44  | -   | -                   | UI    |
| J <sub>T_SJ3.2</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>          | 3.2 Gb/s <sup>4</sup>               | 0.45  | -   | -                   | UI    |
| J <sub>T_SJ2.5</sub>    | Sinusoidal jitter (CPLL) <sup>3</sup>          | 2.5 Gb/s <sup>5</sup>               | 0.30  | -   | -                   | UI    |
| J <sub>T_SJ1.25</sub>   | Sinusoidal jitter (CPLL) <sup>3</sup>          | 1.25 Gb/s <sup>6</sup>              | 0.30  | -   | -                   | UI    |
| J <sub>T_</sub> SJ500   | Sinusoidal jitter (CPLL) <sup>3</sup>          | 500 Mb/s <sup>7</sup>               | 0.30  | -   | -                   | UI    |



*Table 71:* **GTY Transceiver Receiver Switching Characteristics** *(cont'd)* 

| Symbol                                             | Description                                      | Condition | Min  | Тур | Max | Units |  |  |  |  |
|----------------------------------------------------|--------------------------------------------------|-----------|------|-----|-----|-------|--|--|--|--|
| SJ Jitter Tolerance with Stressed Eye <sup>2</sup> |                                                  |           |      |     |     |       |  |  |  |  |
| J <sub>T_TJSE3.2</sub>                             | Total jitter with stressed eye <sup>8</sup>      | 3.2 Gb/s  | 0.70 | -   | -   | UI    |  |  |  |  |
| J <sub>T_TJSE6.6</sub>                             |                                                  | 6.6 Gb/s  | 0.70 | -   | -   | UI    |  |  |  |  |
| J <sub>T_SJSE3.2</sub>                             | Sinusoidal jitter with stressed eye <sup>8</sup> | 3.2 Gb/s  | 0.10 | -   | -   | UI    |  |  |  |  |
| J <sub>T_SJSE6.6</sub>                             |                                                  | 6.6 Gb/s  | 0.10 | -   | _   | UI    |  |  |  |  |

- 1. Using RXOUT\_DIV = 1, 2, and 4.
- 2. All jitter values are based on a bit error ratio of  $10^{-12}$ .
- 3. The frequency of the injected sinusoidal jitter is 80 MHz.
- 4. CPLL frequency at 3.2 GHz and RXOUT\_DIV = 2.
- 5. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 2.
- 6. CPLL frequency at 2.5 GHz and RXOUT\_DIV = 4.
- 7. CPLL frequency at 2.0 GHz and RXOUT\_DIV = 8.
- 8. Composite jitter with RX equalizer enabled. DFE disabled.

## **GTY Transceiver Electrical Compliance**

The *UltraScale Architecture GTY Transceivers User Guide* (UG578) contains recommended use modes that ensure compliance for the protocols listed in the following table. The transceiver wizard provides the recommended settings for those use cases and for protocol specific characteristics.

Table 72: GTY Transceiver Protocol List

| Protocol                | Specification                             | Serial Rate (Gb/s) | Electrical<br>Compliance |
|-------------------------|-------------------------------------------|--------------------|--------------------------|
| CAUI-4                  | IEEE 802.3-2012                           | 25.78125           | Compliant                |
| 28 Gb/s backplane       | CEI-25G-LR                                | 25-28.05           | Compliant                |
| Interlaken              | OIF-CEI-6G, OIF-CEI-11GSR, OIF-CEI-28G-MR | 4.25-25.78125      | Compliant                |
| 100GBASE-KR4            | IEEE 802.3bj-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| 100GBASE-CR4            | IEEE 802.3bj-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| 50GBASE-KR4             | IEEE 802.3by-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| 50GBASE-CR4             | IEEE 802.3by-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| 25GBASE-KR4             | IEEE 802.3by-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| 25GBASE-CR4             | IEEE 802.3by-2014, CEI-25G-LR             | 25.78125           | Compliant <sup>1</sup>   |
| OTU4 (OTL4.4) CFP2      | OIF-CEI-28G-VSR                           | 27.952493-32.75    | Compliant                |
| OTU4 (OTL4.4) CFP       | OIF-CEI-11G-MR                            | 11.18-13.1         | Compliant                |
| CAUI-10                 | IEEE 802.3-2012                           | 10.3125            | Compliant                |
| nPPI                    | IEEE 802.3-2012                           | 10.3125            | Compliant                |
| 10GBASE-KR <sup>2</sup> | IEEE 802.3-2012                           | 10.3125            | Compliant                |
| SFP+                    | SFF-8431 (SR and LR)                      | 9.95328-11.10      | Compliant                |
| XFP                     | INF-8077i, revision 4.5                   | 10.3125            | Compliant                |
| RXAUI                   | CEI-6G-SR                                 | 6.25               | Compliant                |
| XAUI                    | IEEE 802.3-2012                           | 3.125              | Compliant                |
| 1000BASE-X              | IEEE 802.3-2012                           | 1.25               | Compliant                |



Table 72: GTY Transceiver Protocol List (cont'd)

| Protocol                      | Specification                                    | Serial Rate (Gb/s) | Electrical<br>Compliance |
|-------------------------------|--------------------------------------------------|--------------------|--------------------------|
| 5.0G Ethernet                 | IEEE 802.3bx (PAR)                               | 5                  | Compliant                |
| 2.5G Ethernet                 | IEEE 802.3bx (PAR)                               | 2.5                | Compliant                |
| HiGig, HiGig+, HiGig2         | IEEE 802.3-2012                                  | 3.74, 6.6          | Compliant                |
| QSGMII                        | QSGMII v1.2 (Cisco System, ENG-46158)            | 5                  | Compliant                |
| OTU2                          | ITU G.8251                                       | 10.709225          | Compliant                |
| OTU4 (OTL4.10)                | OIF-CEI-11G-SR                                   | 11.180997          | Compliant                |
| OC-3/12/48/192                | GR-253-CORE                                      | 0.1555-9.956       | Compliant                |
| PCIe Gen1, 2, 3               | PCI Express base 3.0                             | 2.5, 5.0, and 8.0  | Compliant                |
| SDI <sup>3</sup>              | SMPTE 424M-2006                                  | 0.27-2.97          | Compliant                |
| UHD-SDI <sup>3</sup>          | SMPTE ST-2081 6G, SMPTE ST-2082 12G              | 6 and 12           | Compliant                |
| Hybrid memory cube (HMC)      | HMC-15G-SR                                       | 10, 12.5, and 15.0 | Compliant                |
| MoSys bandwidth engine        | CEI-11-SR and CEI-11-SR (overclocked)            | 10.3125, 15.5      | Compliant                |
| CPRI                          | CPRI_v_6_1_2014-07-01                            | 0.6144-12.165      | Compliant                |
| Passive optical network (PON) | 10G-EPON, 1G-EPON, NG-PON2, XG-PON, and 2.5G-PON | 0.155-10.3125      | Compliant                |
| JESD204a/b                    | OIF-CEI-6G, OIF-CEI-11G                          | 3.125-12.5         | Compliant                |
| Serial RapidIO                | RapidIO specification 3.1                        | 1.25-10.3125       | Compliant                |
| DisplayPort                   | DP 1.2B CTS                                      | 1.62-5.4           | Compliant <sup>3</sup>   |
| Fibre channel                 | FC-PI-4                                          | 1.0625-14.025      | Compliant                |
| SATA Gen1, 2, 3               | Serial ATA revision 3.0 specification            | 1.5, 3.0, and 6.0  | Compliant                |
| SAS Gen1, 2, 3                | T10/BSR INCITS 519                               | 3.0, 6.0, and 12.0 | Compliant                |
| SFI-5                         | OIF-SFI5-01.0                                    | 0.625 - 12.5       | Compliant                |
| Aurora                        | CEI-6G, CEI-11G-LR                               | All rates          | Compliant                |

- 1. 25 dB loss at Nyquist without FEC.
- 2. The transition time of the transmitter is faster than the IEEE Std 802.3-2012 specification.
- 3. This protocol requires external circuitry to achieve compliance.

# **Integrated Interface Block for Interlaken**

More information and documentation on solutions using the integrated interface block for Interlaken can be found at UltraScale+ Interlaken. The UltraScale Architecture and Product Data Sheet: Overview (DS890) lists how many blocks are in each Kintex UltraScale+ FPGA. This section describes the following Interlaken configurations.

- 12 x 12.5 Gb/s protocol and lane logic mode (Table 73).
- 6 x 25.78125 Gb/s and 6 x 28.21 Gb/s protocol and lane logic mode (Table 74).
- 12 x 25.78125 Gb/s lane logic only mode (Table 75).

Kintex UltraScale+ FPGAs in the SFVB784, SFRB784, FFVA676, FFVD900, FFVA1156, and FFRA1156 packages are only supported using the 12 x 12.5 Gb/s Interlaken configuration. See the  $F_{GTYMAX}$  maximum line rates.



# *Table 73:* Maximum Performance for Interlaken 12 x 12.5 Gb/s Protocol and Lane Logic Mode Designs

|                            |                                            |                  | Speed Grade and V <sub>CCINT</sub> Operating Voltages |                  |        |                  |        |                  |        |                  |        |       |
|----------------------------|--------------------------------------------|------------------|-------------------------------------------------------|------------------|--------|------------------|--------|------------------|--------|------------------|--------|-------|
| Symbol                     | Description                                | 0.90V<br>-3      |                                                       |                  | 0.8    | 35V              |        | 0.72V            |        |                  |        | Units |
|                            |                                            |                  |                                                       | -2               |        | -1               |        | -2               |        | -1               |        |       |
| F <sub>RX_SERDES_CLK</sub> | Receive serializer/<br>deserializer clock  | 195              | 195.32                                                |                  | 5.32   | 195.32           |        | 195.32           |        | 195.32           |        | MHz   |
| F <sub>TX_SERDES_CLK</sub> | Transmit serializer/<br>deserializer clock | 195              | 195.32                                                |                  | 5.32   | 195.32           |        | 195.32           |        | 195              | 5.32   | MHz   |
| F <sub>DRP_CLK</sub>       | Dynamic reconfiguration port clock         | 250              | 250.00                                                |                  | 250.00 |                  | 250.00 |                  | 0.00   | 250.00           |        | MHz   |
|                            | •                                          | Min <sup>1</sup> | Max                                                   | Min <sup>1</sup> | Max    | Min <sup>1</sup> | Max    | Min <sup>1</sup> | Max    | Min <sup>1</sup> | Max    |       |
| F <sub>CORE_CLK</sub>      | Interlaken core clock                      | 300.00           | 322.27                                                | 300.00           | 322.27 | 300.00           | 322.27 | 300.00           | 322.27 | 300.00           | 322.27 | MHz   |
| F <sub>LBUS_CLK</sub>      | Interlaken local bus<br>clock              | 300.00           | 322.27                                                | 300.00           | 322.27 | 300.00           | 322.27 | 300.00           | 322.27 | 300.00           | 322.27 | MHz   |

#### Notes:

# Table 74: Maximum Performance for Interlaken 6 x 25.78125 Gb/s and 6 x 28.21 Gb/s Protocol and Lane Logic Mode Designs

|                            |                                            |                     | Spo    | eed Grade           | and V <sub>C</sub> | CINT C | pera | ting Volta       | ges    |     |     |       |
|----------------------------|--------------------------------------------|---------------------|--------|---------------------|--------------------|--------|------|------------------|--------|-----|-----|-------|
| Symbol                     | Description                                | 0.90                | 0.90V  |                     | 0.85V              |        |      |                  | 0.72V  |     |     | Units |
|                            |                                            | -3 <sup>1</sup>     |        | -2 <sup>1</sup>     |                    | -1     |      | -2               |        | -   | 1   |       |
| F <sub>RX_SERDES_CLK</sub> | Receive serializer/<br>deserializer clock  | 440.                | 79     | 440.                | 79                 | N      | /A   | 402.8            | 84     | N,  | /A  | MHz   |
| F <sub>TX_SERDES_CLK</sub> | Transmit serializer/<br>deserializer clock | 440.                | 440.79 |                     | 79                 | N/A    |      | 402.84           |        | N,  | /A  | MHz   |
| F <sub>DRP_CLK</sub>       | Dynamic reconfiguration port clock         | 250.0               | 00     | 250.00              |                    | N/A    |      | 250.0            | 00     | N,  | /A  | MHz   |
|                            |                                            | Min <sup>2</sup>    | Max    | Min <sup>2</sup>    | Max                | Min    | Max  | Min <sup>2</sup> | Max    | Min | Max |       |
| F <sub>CORE_CLK</sub>      | Interlaken core clock                      | 412.50 <sup>3</sup> | 479.20 | 412.50 <sup>3</sup> | 479.20             | N      | /A   | 412.50           | 429.69 | N,  | /A  | MHz   |
| F <sub>LBUS_CLK</sub>      | Interlaken local bus clock                 | 300.00 <sup>4</sup> | 349.52 | 300.00 <sup>4</sup> | 349.52             | N      | /A   | 300.00           | 349.52 | N,  | /A  | MHz   |

- 1.  $6 \times 28.21$  mode is only supported in the -2 ( $V_{CCINT} = 0.85V$ ) and -3 ( $V_{CCINT} = 0.90V$ ) speed grades.
- 2. These are the minimum clock frequencies at the maximum lane performance.
- 3. The minimum value for CORE\_CLK is 451.36 MHz for the  $6 \times 28.21$  Gb/s protocol.
- 4. The minimum value for LBUS\_CLK is 330.00 MHz for the 6 x 28.21 Gb/s protocol.

<sup>1.</sup> These are the minimum clock frequencies at the maximum lane performance.



Table 75: Maximum Performance for Interlaken 12 x 25.78125 Gb/s Lane Logic Only Mode Designs

|                            |                                            | Spo    | Speed Grade and V <sub>CCINT</sub> Operating Voltages |     |      |     |       |  |  |  |
|----------------------------|--------------------------------------------|--------|-------------------------------------------------------|-----|------|-----|-------|--|--|--|
| Symbol                     | Description                                | 0.90V  | 0.85                                                  | V   | 0.72 | V   | Units |  |  |  |
|                            |                                            | -3     | -2 -1                                                 |     | -2   | -1  |       |  |  |  |
| F <sub>RX_SERDES_CLK</sub> | Receive serializer/<br>deserializer clock  | 402.84 | 402.84                                                | N/A | N/A  | N/A | MHz   |  |  |  |
| F <sub>TX_SERDES_CLK</sub> | Transmit serializer/<br>deserializer clock | 402.84 | 402.84                                                | N/A | N/A  | N/A | MHz   |  |  |  |
| F <sub>DRP_CLK</sub>       | Dynamic reconfiguration port clock         | 250.00 | 250.00                                                | N/A | N/A  | N/A | MHz   |  |  |  |
| F <sub>CORE_CLK</sub>      | Interlaken core clock                      | 412.50 | 412.50                                                | N/A | N/A  | N/A | MHz   |  |  |  |
| F <sub>LBUS_CLK</sub>      | Interlaken local bus clock                 | 349.52 | 349.52                                                | N/A | N/A  | N/A | MHz   |  |  |  |

# Integrated Interface Block for 100G Ethernet MAC and PCS

More information and documentation on solutions using the integrated 100 Gb/s Ethernet block can be found at UltraScale+ Integrated 100G Ethernet MAC/PCS. The UltraScale Architecture and Product Data Sheet: Overview (DS890) lists how many blocks are in each Kintex UltraScale+ FPGA.

*Table 76:* Maximum Performance for 100G Ethernet Designs

|                            |                                         | Spee       | Speed Grade and V <sub>CCINT</sub> Operating Voltages |         |         |         |       |  |  |
|----------------------------|-----------------------------------------|------------|-------------------------------------------------------|---------|---------|---------|-------|--|--|
| Symbol                     | Description                             | 0.90V 0.85 |                                                       | 35V     | 0.72V   |         | Units |  |  |
|                            |                                         | -3         | -2                                                    | -1      | -2      | -1      |       |  |  |
| CAUI-10 Mode               |                                         | î          | 1                                                     |         |         | 1       |       |  |  |
| F <sub>TX_CLK</sub>        | Transmit clock                          | 390.625    | 390.625                                               | 322.266 | 322.266 | 322.266 | MHz   |  |  |
| F <sub>RX_CLK</sub>        | Receive clock                           | 390.625    | 390.625                                               | 322.266 | 322.266 | 322.266 | MHz   |  |  |
| F <sub>RX_SERDES_CLK</sub> | Receive serializer/deserializer clock   | 390.625    | 390.625                                               | 322.266 | 322.266 | 322.266 | MHz   |  |  |
| F <sub>DRP_CLK</sub>       | Dynamic reconfiguration port clock      | 250.00     | 250.00                                                | 250.00  | 250.00  | 250.00  | MHz   |  |  |
| CAUI-4, CAUI-4 +           | RS-FEC, and RS-FEC Transcode Bypass Mod | es         | -                                                     |         |         | -       |       |  |  |
| F <sub>TX_CLK</sub>        | Transmit clock                          | 390.625    | 322.266                                               | 322.266 | 322.266 | N/A     | MHz   |  |  |
| F <sub>RX_CLK</sub>        | Receive clock                           | 390.625    | 322.266                                               | 322.266 | 322.266 | N/A     | MHz   |  |  |
| F <sub>RX_SERDES_CLK</sub> | Receive serializer/deserializer clock   | 390.625    | 322.266                                               | 322.266 | 322.266 | N/A     | MHz   |  |  |
| F <sub>DRP_CLK</sub>       | Dynamic reconfiguration port clock      | 250.00     | 250.00                                                | 250.00  | 250.00  | N/A     | MHz   |  |  |

# **Integrated Interface Block for PCI Express Designs**

More information and documentation on solutions for PCI Express® designs can be found at PCI Express. The *UltraScale Architecture and Product Data Sheet: Overview* (DS890) lists how many blocks are in each Kintex UltraScale+ FPGA.



Table 77: Maximum Performance for PCIE4-based PCI Express Designs

|                      |                              | Spe    | Speed Grade and V <sub>CCINT</sub> Operating Voltages |        |        |        |     |  |  |  |
|----------------------|------------------------------|--------|-------------------------------------------------------|--------|--------|--------|-----|--|--|--|
| Symbol               | Description                  | 0.90V  | 0.85V                                                 |        | 0.7    | Units  |     |  |  |  |
|                      |                              | -3     | -2                                                    | -1     | -2     | -1     |     |  |  |  |
| F <sub>PIPECLK</sub> | Pipe clock maximum frequency | 250.00 | 250.00                                                | 250.00 | 250.00 | 250.00 | MHz |  |  |  |
| F <sub>CORECLK</sub> | Core clock maximum frequency | 500.00 | 500.00                                                | 500.00 | 250.00 | 250.00 | MHz |  |  |  |
| F <sub>DRPCLK</sub>  | DRP clock maximum frequency  | 250.00 | 250.00                                                | 250.00 | 250.00 | 250.00 | MHz |  |  |  |
| F <sub>MCAPCLK</sub> | MCAP clock maximum frequency | 125.00 | 125.00                                                | 125.00 | 125.00 | 125.00 | MHz |  |  |  |

The PCIE4C blocks in the XCKU19P include support for the CCIX protocol. Additional timing enhancements allow the PCIE4C blocks to run Gen3 x16 in the -2LE speed grade when  $V_{CCINT}$  = 0.72V.

Table 78: Maximum Performance for PCIE4C-based PCI Express and CCIX Designs

|                          |                                           | Spe         | Speed Grade and V <sub>CCINT</sub> Operating Voltages |        |        |        |     |  |  |  |
|--------------------------|-------------------------------------------|-------------|-------------------------------------------------------|--------|--------|--------|-----|--|--|--|
| Symbol                   | Description                               | 0.90V 0.85V |                                                       | 0.7    | Units  |        |     |  |  |  |
|                          |                                           | -3          | -2                                                    | -1     | -2     | -1     | 1   |  |  |  |
| F <sub>PIPECLK</sub>     | Pipe clock maximum frequency              | 250.00      | 250.00                                                | 250.00 | 250.00 | 250.00 | MHz |  |  |  |
| F <sub>CORECLK</sub>     | Core clock maximum frequency              | 500.00      | 500.00                                                | 500.00 | 500.00 | 250.00 | MHz |  |  |  |
| F <sub>CORECLKCCIX</sub> | CCIX TL interface clock maximum frequency | 500.00      | 500.00                                                | 500.00 | N/A    | N/A    | MHz |  |  |  |
| F <sub>DRPCLK</sub>      | DRP clock maximum frequency               | 250.00      | 250.00                                                | 250.00 | 250.00 | 250.00 | MHz |  |  |  |
| F <sub>MCAPCLK</sub>     | MCAP clock maximum frequency <sup>1</sup> | 125.00      | 125.00                                                | 125.00 | 125.00 | 125.00 | MHz |  |  |  |

#### Notes:

# **System Monitor Specifications**

**Table 79: System Monitor Specifications** 

| Parameter                                              | Symbol                               | Comments/Conditions                                               | Min                      | Тур | Max  | Units |  |  |  |
|--------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------|--------------------------|-----|------|-------|--|--|--|
| V <sub>CCADC</sub> = 1.8V ±3%, V <sub>REFP</sub> = 1.2 | 5V, V <sub>REFN</sub> = 0V, A        | DCCLK = 5.2 MHz, $T_j = -40^{\circ}$ C to 100°C, typical values a | at T <sub>j</sub> = 40°C |     |      |       |  |  |  |
| ADC Accuracy <sup>1</sup>                              |                                      |                                                                   |                          |     |      |       |  |  |  |
| Resolution                                             |                                      |                                                                   | 10                       | -   | -    | Bits  |  |  |  |
| Integral nonlinearity <sup>2</sup>                     | INL                                  |                                                                   | -                        | -   | ±1.5 | LSBs  |  |  |  |
| Differential nonlinearity                              | DNL                                  | No missing codes, guaranteed monotonic                            | -                        | -   | ±1   | LSBs  |  |  |  |
| Offset error                                           |                                      | Offset calibration enabled                                        | -                        | -   | ±2   | LSBs  |  |  |  |
| Gain error                                             |                                      |                                                                   | -                        | -   | ±0.4 | %     |  |  |  |
| Sample rate                                            |                                      |                                                                   | -                        | -   | 0.2  | MS/s  |  |  |  |
| RMS code noise                                         |                                      | External 1.25V reference                                          | -                        | -   | 1    | LSBs  |  |  |  |
|                                                        |                                      | On-chip reference                                                 | -                        | 1   | -    | LSBs  |  |  |  |
| ADC Accuracy at Extended 1                             | OC Accuracy at Extended Temperatures |                                                                   |                          |     |      |       |  |  |  |
| Resolution                                             |                                      | $T_j = -55^{\circ}\text{C to } 125^{\circ}\text{C}$               | 10                       | _   | _    | Bits  |  |  |  |

<sup>1.</sup> The XCKU19P device does not support tandem PCIe.



*Table 79:* **System Monitor Specifications** *(cont'd)* 

| Parameter                                | Symbol            | Comments/Conditions                                                                            | Min  | Тур  | Max                | Units  |
|------------------------------------------|-------------------|------------------------------------------------------------------------------------------------|------|------|--------------------|--------|
| Integral nonlinearity <sup>2</sup>       | INL               | T <sub>j</sub> = -55°C to 125°C                                                                | -    | -    | ±1.5               | LSBs   |
| Differential nonlinearity                | DNL               | No missing codes, guaranteed monotonic $T_j = -55$ °C to 125°C                                 | -    | -    | ±1                 |        |
| Analog Inputs <sup>2</sup>               |                   |                                                                                                |      |      |                    |        |
| ADC input ranges                         |                   | Unipolar operation                                                                             | 0    | -    | 1                  | V      |
|                                          |                   | Bipolar operation                                                                              | -0.5 | -    | +0.5               | V      |
|                                          |                   | Unipolar common mode range (FS input)                                                          | 0    | -    | +0.5               | ٧      |
|                                          |                   | Bipolar common mode range (FS input)                                                           | +0.5 | -    | +0.6               | V      |
| Maximum external channel inp             | ut ranges         | Adjacent channels set within these ranges should not corrupt measurements on adjacent channels | -0.1 | -    | V <sub>CCADC</sub> | ٧      |
| On-Chip Sensor Accuracy                  |                   |                                                                                                | -    |      |                    |        |
| Temperature sensor error <sup>1, 3</sup> |                   | $T_j = -55$ °C to 125°C (with external REF)                                                    | -    | -    | ±3                 | °C     |
|                                          |                   | $T_j = -55$ °C to 110°C (with internal REF)                                                    | -    | -    | ±3.5               | °C     |
|                                          |                   | T <sub>j</sub> = 110°C to 125°C (with internal REF)                                            | -    | -    | ±5                 | °C     |
| Supply sensor error <sup>4</sup>         |                   | Supply voltages 0.72V to 1.2V,<br>$T_j = -40$ °C to 100°C (with external REF)                  | -    | -    | ±0.5               | %      |
|                                          |                   | Supply voltages 0.72V to 1.2V,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with external REF)     | _    | -    | ±1.0               | %      |
|                                          |                   | All other supply voltages,<br>$T_j = -40$ °C to 100°C (with external REF)                      | -    | -    | ±1.0               | %      |
|                                          |                   | All other supply voltages,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with external REF)         | -    | -    | ±2.0               | %      |
|                                          |                   | Supply voltages 0.72V to 1.2V,<br>$T_j = -40$ °C to 100°C (with internal REF)                  | -    | -    | ±1.0               | %      |
|                                          |                   | Supply voltages 0.72V to 1.2V,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with internal REF)     | -    | -    | ±2.0               | %      |
|                                          |                   | All other supply voltages,<br>$T_j = -40$ °C to 100°C (with internal REF)                      | -    | -    | ±1.5               | %      |
|                                          |                   | All other supply voltages,<br>$T_j = -55^{\circ}\text{C}$ to 125°C (with internal REF)         | -    | -    | ±2.5               | %      |
| Conversion Rate <sup>5</sup>             |                   | •                                                                                              |      |      |                    |        |
| Conversion time—continuous               | t <sub>CONV</sub> | Number of ADCCLK cycles                                                                        | 26   | _    | 32                 | Cycles |
| Conversion time—event                    | t <sub>CONV</sub> | Number of ADCCLK cycles                                                                        | -    | -    | 21                 | Cycles |
| DRP clock frequency                      | DCLK              | DRP clock frequency                                                                            | 8    | -    | 250                | MHz    |
| ADC clock frequency                      | ADCCLK            | Derived from DCLK                                                                              | 1    | -    | 5.2                | MHz    |
| DCLK duty cycle                          |                   | •                                                                                              | 40   | -    | 60                 | %      |
| SYSMON Reference <sup>6</sup>            |                   |                                                                                                |      |      | •                  |        |
| External reference                       | V <sub>REFP</sub> | Externally supplied reference voltage                                                          | 1.20 | 1.25 | 1.30               | ٧      |
|                                          | -                 |                                                                                                | -    | •    | -                  |        |



### Table 79: System Monitor Specifications (cont'd)

| Parameter         | Symbol | Comments/Conditions                                                     | Min    | Тур  | Max    | Units |
|-------------------|--------|-------------------------------------------------------------------------|--------|------|--------|-------|
| On-chip reference |        | Ground $V_{REFP}$ pin to AGND, $T_j = -40^{\circ}$ C to $100^{\circ}$ C | 1.2375 | 1.25 | 1.2625 | V     |
|                   |        | Ground $V_{REFP}$ pin to AGND, $T_j = -55^{\circ}C$ to 125°C            | 1.225  | 1.25 | 1.275  | V     |

#### Notes:

- 1. ADC offset errors are removed by enabling the ADC automatic offset calibration feature. The values are specified for when this feature is enabled.
- See the Analog Input section in the UltraScale Architecture System Monitor User Guide (UG580).
- 3. When reading temperature values directly from the PMBus interface, the SYSMON has a +4°C offset due to the transfer function used by the PMBus application. For example, the external REF temperature sensor error's range of ±3°C becomes +1°C to +7°C when the temperature is read through the PMBus interface.
- 4. Supply sensor offset and gain errors are removed by enabling the automatic offset and gain calibration feature. The values are specified for when this feature is enabled.
- 5. See the Adjusting the Acquisition Settling Time section in the UltraScale Architecture System Monitor User Guide (UG580).
- 6. Any variation in the reference voltage from the nominal  $V_{REFP} = 1.25V$  and  $V_{REFN} = 0V$  will result in a deviation from the ideal transfer function. This also impacts the accuracy of the internal sensor measurements (i.e., temperature and power supply). However, for external ratiometric type applications allowing reference to vary by  $\pm 4\%$  is permitted.

## **SYSMON I2C/PMBus Interfaces**

#### Table 80: SYSMON I2C Fast Mode Interface Switching Characteristics

| Symbol              | Description <sup>1</sup> | Min | Max | Units |
|---------------------|--------------------------|-----|-----|-------|
| T <sub>SMFCKL</sub> | SCL Low time             | 1.3 | -   | μs    |
| T <sub>SMFCKH</sub> | SCL High time            | 0.6 | -   | μs    |
| T <sub>SMFCKO</sub> | SDAO clock-to-out delay  | -   | 900 | ns    |
| T <sub>SMFDCK</sub> | SDAI setup time          | 100 | -   | ns    |
| F <sub>SMFCLK</sub> | SCL clock frequency      | -   | 400 | kHz   |

#### Notes:

## **Table 81: SYSMON I2C Standard Mode Interface Switching Characteristics**

| Symbol              | Description <sup>1</sup> | Min | Max  | Units |
|---------------------|--------------------------|-----|------|-------|
| T <sub>SMSCKL</sub> | SCL Low time             | 4.7 | ı    | μs    |
| T <sub>SMSCKH</sub> | SCL High time            | 4.0 | -    | μs    |
| T <sub>SMSCKO</sub> | SDAO clock-to-out delay  | -   | 3450 | ns    |
| T <sub>SMSDCK</sub> | SDAI setup time          | 250 | -    | ns    |
| F <sub>SMSCLK</sub> | SCL clock frequency      | -   | 100  | kHz   |

#### Notes:

The test conditions are configured to the LVCMOS 1.8V I/O standard.

<sup>1.</sup> The test conditions are configured to the LVCMOS 1.8V I/O standard.



# **Configuration Switching Characteristics**

**Table 82: Configuration Switching Characteristics** 

|                         |                                                        |                           | Speed | Grade ar     | nd V <sub>CCINT</sub> O | perating \ | /oltages |            |
|-------------------------|--------------------------------------------------------|---------------------------|-------|--------------|-------------------------|------------|----------|------------|
| Symbol                  | Descrip                                                | otion                     | 0.90V | 0.           | 85V                     | 0.7        | 72V      | Units      |
|                         |                                                        |                           | -3    | -2           | -1                      | -2         | -1       | 1          |
| Power-up Timing         | g Characteristics                                      |                           |       | <del>!</del> | <b>!</b>                | •          | •        | <b>!</b>   |
| T <sub>PL</sub>         | Program latency                                        | XCKU19P                   | 8.5   | 8.5          | 8.5                     | 8.5        | 8.5      | ms, Max    |
|                         |                                                        | All other devices         | 7.5   | 7.5          | 7.5                     | 7.5        | 7.5      | ms, Max    |
| T <sub>POR</sub>        | Power-on reset (40 ms n                                | naximum ramp rate)        | 65    | 65           | 65                      | 65         | 65       | ms, Max    |
|                         |                                                        |                           | 0     | 0            | 0                       | 0          | 0        | ms, Min    |
|                         | Power-on reset with POR override (2 ms                 |                           | 15    | 15           | 15                      | 15         | 15       | ms, Max    |
|                         | maximum ramp rate)                                     | maximum ramp rate)        |       | 5            | 5                       | 5          | 5        | ms, Min    |
| T <sub>PROGRAM</sub>    | Program pulse width                                    |                           | 250   | 250          | 250                     | 250        | 250      | ns, Min    |
| CCLK Output (Ma         | aster Mode)                                            |                           |       |              |                         | 1          |          | 1          |
| T <sub>ICCK</sub>       | Master CCLK output dela                                | ay from INIT_B            | 150   | 150          | 150                     | 150        | 150      | ns, Min    |
| T <sub>MCCKL</sub> 1    | Master CCLK clock Low t                                | ime duty cycle            | 40/60 | 40/60        | 40/60                   | 40/60      | 40/60    | %, Min/Max |
| T <sub>MCCKH</sub>      | Master CCLK clock High                                 | time duty cycle           | 40/60 | 40/60        | 40/60                   | 40/60      | 40/60    | %, Min/Max |
| F <sub>MCCK</sub>       | Master SPI (x1/x2/x4) CCLK frequency                   | XCKU3P, XCKU5P,<br>XQKU5P | 125   | 125          | 125                     | 60         | 60       | MHz, Max   |
|                         | 332                                                    | XCKU19P                   | 125   | 125          | 125                     | 100        | 100      | 1          |
|                         |                                                        | All other devices         | 150   | 150          | 150                     | 125        | 125      | 1          |
|                         | Master SPI (x8) or<br>Master BPI (x8/x16) <sup>2</sup> | XCKU3P, XCKU5P,<br>XQKU5P | 125   | 125          | 125                     | 60         | 60       | 1          |
|                         | CCLK frequency                                         | XCKU19P                   | 100   | 100          | 100                     | 60         | 60       |            |
|                         |                                                        | All other devices         | 150   | 150          | 150                     | 125        | 125      |            |
| F <sub>MCCK_START</sub> | Master CCLK frequency configuration                    | at start of               | 2.70  | 2.70         | 2.70                    | 2.70       | 2.70     | MHz, Typ   |
| F <sub>MCCKTOL</sub>    | Frequency tolerance, marespect to nominal CCLK         |                           | ±15   | ±15          | ±15                     | ±15        | ±15      | %, Max     |
| CCLK Input (Slav        | re Mode)                                               |                           |       | •            | •                       | •          | •        | •          |
| T <sub>SCCKL</sub>      | Slave CCLK clock minimu                                | ım Low time               | 2.5   | 2.5          | 2.5                     | 2.5        | 2.5      | ns, Min    |
| T <sub>SCCKH</sub>      | Slave CCLK clock minimu                                | ım High time              | 2.5   | 2.5          | 2.5                     | 2.5        | 2.5      | ns, Min    |
| F <sub>SCCK</sub>       | Slave serial CCLK frequency                            | XCKU3P, XCKU5P,<br>XQKU5P | 125   | 125          | 125                     | 60         | 60       | MHz, Max   |
|                         |                                                        | XCKU19P                   | 125   | 125          | 125                     | 100        | 100      |            |
|                         |                                                        | All other devices         | 125   | 125          | 125                     | 125        | 125      | 1          |
|                         | Slave SelectMAP CCLK frequency                         | XCKU3P, XCKU5P,<br>XQKU5P | 125   | 125          | 125                     | 60         | 60       |            |
|                         |                                                        | XCKU19P                   | 100   | 100          | 100                     | 60         | 60       | 1          |
|                         |                                                        | All other devices         | 125   | 125          | 125                     | 125        | 125      | 7          |
| EMCCLK Input (N         | Master Mode)                                           | •                         |       |              |                         |            |          | •          |
| T <sub>EMCCKL</sub>     | External master CCLK Lo                                | w time                    | 2.5   | 2.5          | 2.5                     | 2.5        | 2.5      | ns, Min    |
| T <sub>EMCCKH</sub>     | External master CCLK Hi                                | gh time                   | 2.5   | 2.5          | 2.5                     | 2.5        | 2.5      | ns, Min    |



*Table 82:* Configuration Switching Characteristics (cont'd)

|                                            |                                            |                           | Speed   | Grade ar | nd V <sub>CCINT</sub> O | perating \ | /oltages |          |
|--------------------------------------------|--------------------------------------------|---------------------------|---------|----------|-------------------------|------------|----------|----------|
| Symbol                                     | Descrip                                    | otion                     | 0.90V   | 0.       | 85V                     | 0.7        | 72V      | Units    |
|                                            |                                            |                           | -3      | -2       | -1                      | -2         | -1       | 1        |
| F <sub>EMCCK</sub>                         | External master CCLK frequency with Master | XCKU3P, XCKU5P,<br>XQKU5P | 125     | 125      | 125                     | 60         | 60       | MHz, Max |
|                                            | SPI x1/x2/x4                               | XCKU19P                   | 125     | 125      | 125                     | 100        | 100      | 1        |
|                                            |                                            | All other devices         | 150     | 150      | 150                     | 125        | 125      | 1        |
|                                            | External master CCLK frequency with Master | XCKU3P, XCKU5P,<br>XQKU5P | 125     | 125      | 125                     | 60         | 60       |          |
|                                            | SPI x8 or Master BPI x8/x16 <sup>2</sup>   | XCKU19P                   | 100     | 100      | 100                     | 60         | 60       |          |
|                                            |                                            | All other devices         | 150     | 150      | 150                     | 125        | 125      |          |
| Internal Configura                         | ation Access Port                          |                           |         |          |                         | •          |          | •        |
| F <sub>ICAPCK</sub>                        | Internal configuration a                   | ccess port (ICAPE3)       | 200     | 200      | 200                     | 150        | 150      | MHz, Max |
| Slave Serial Mode                          | Programming Switching                      |                           | •       | •        | •                       | •          | •        |          |
| T <sub>DCCK</sub> /T <sub>CCKD</sub>       | D <sub>IN</sub> setup/hold                 |                           | 3.0/0   | 3.0/0    | 3.0/0                   | 4.0/0      | 4.0/0    | ns, Min  |
| T <sub>CCO</sub>                           | D <sub>OUT</sub> clock to out              |                           | 8.0     | 8.0      | 8.0                     | 9.0        | 9.0      | ns, Max  |
| SelectMAP Mode P                           | Programming Switching                      |                           |         |          |                         |            |          | -        |
| T <sub>SMDCCK</sub> /T <sub>SMCCKD</sub>   | D[31:00] setup/hold                        | XCKU3P, XCKU5P,<br>XQKU5P | 4.5/0   | 4.5/0    | 4.5/0                   | 8.0/0      | 8.0/0    | ns, Min  |
|                                            |                                            | XCKU19P                   | 5.5/0   | 5.5/0    | 5.5/0                   | 8.5/0      | 8.5/0    |          |
|                                            |                                            | All other devices         | 3.5/0   | 3.5/0    | 3.5/0                   | 4.5/0      | 4.5/0    | ]        |
| T <sub>SMCSCCK</sub> /T <sub>SMCCKCS</sub> | CSI_B setup/hold                           | XCKU3P, XCKU5P,<br>XQKU5P | 4.5/0   | 4.5/0    | 4.5/0                   | 7.0/0      | 7.0/0    | ns, Min  |
|                                            |                                            | XCKU19P                   | 5.0/0   | 5.0/0    | 5.0/0                   | 8.5/0      | 8.5/0    |          |
|                                            |                                            | All other devices         | 4.0/0   | 4.0/0    | 4.0/0                   | 5.0/0      | 5.0/0    | ]        |
| T <sub>SMWCCK</sub> /T <sub>SMCCKW</sub>   | RDWR_B setup/hold                          | XCKU3P, XCKU5P,<br>XQKU5P | 10.0/0  | 10.0/0   | 10.0/0                  | 17.0/0     | 17.0/0   | ns, Min  |
|                                            |                                            | XCKU19P                   | 11.0/0  | 11.0/0   | 11.0/0                  | 17.5/0     | 17.5/0   |          |
|                                            |                                            | All other devices         | 10.0/0  | 10.0/0   | 10.0/0                  | 11.0/0     | 11.0/0   |          |
| T <sub>SMCKCSO</sub>                       | CSO_B clock to out (330Ω pull-up resistor  | XCKU3P, XCKU5P,<br>XQKU5P | 7.0     | 7.0      | 7.0                     | 10.0       | 10.0     | ns, Max  |
|                                            | required)                                  | XCKU19P                   | 7.0     | 7.0      | 7.0                     | 10.0       | 10.0     |          |
|                                            |                                            | All other devices         | 7.0     | 7.0      | 7.0                     | 7.0        | 7.0      |          |
| T <sub>SMCO</sub>                          | D[31:00] clock to out in readback          | XCKU3P, XCKU5P,<br>XQKU5P | 8.0     | 8.0      | 8.0                     | 10.0       | 10.0     | ns, Max  |
|                                            |                                            | XCKU19P                   | 8.0     | 8.0      | 8.0                     | 10.0       | 10.0     |          |
|                                            |                                            | All other devices         | 8.0     | 8.0      | 8.0                     | 8.0        | 8.0      |          |
| F <sub>RBCCK</sub>                         | Readback frequency                         | XCKU3P, XCKU5P,<br>XQKU5P | 125     | 125      | 125                     | 60         | 60       | MHz, Max |
|                                            |                                            | XCKU19P                   | 100     | 100      | 100                     | 60         | 60       | ]        |
|                                            |                                            | All other devices         | 125     | 125      | 125                     | 125        | 125      |          |
| Boundary-Scan Po                           | ort Timing Specifications                  |                           |         |          |                         |            |          |          |
| T <sub>TAPTCK</sub> /T <sub>TCKTAP</sub>   | TMS and TDI setup/hold                     |                           | 3.0/2.0 | 3.0/2.0  | 3.0/2.0                 | 3.0/2.0    | 3.0/2.0  | ns, Min  |
| T <sub>TCKTDO</sub>                        | TCK falling edge to TDO                    | output                    | 7.0     | 7.0      | 7.0                     | 7.0        | 7.0      | ns, Max  |



*Table 82:* Configuration Switching Characteristics (cont'd)

|                                          | Description                                            |                                 | Speed Grade and V <sub>CCINT</sub> Operating Voltages |            |            |            |             |             |
|------------------------------------------|--------------------------------------------------------|---------------------------------|-------------------------------------------------------|------------|------------|------------|-------------|-------------|
| <b>Symbol</b> F <sub>TCK</sub>           |                                                        |                                 | 0.90V<br>-3                                           | 0.85V 0.72 |            |            |             | Units       |
|                                          |                                                        |                                 |                                                       | -2         | -1         | -2         | -1          |             |
|                                          | TCK frequency                                          | XCKU15P,<br>XQKU15P,<br>XCKU19P | 66                                                    | 66         | 66         | 50         | 50          | MHz, Max    |
|                                          |                                                        | All other devices               | 66                                                    | 66         | 66         | 66         | 66          |             |
| BPI Master Flash                         | Mode Programming Swi                                   | tching                          |                                                       |            | •          |            |             |             |
| T <sub>BPICCO</sub>                      | A[28:00], RS[1:0], FCS_E<br>ADV_B clock to out         | s, FOE_B, FWE_B,                | 10                                                    | 10         | 10         | 10         | 10          | ns, Max     |
| T <sub>BPIDCC</sub> /T <sub>BPICCD</sub> | D[15:00] setup/hold                                    | XCKU3P, XCKU5P,<br>XQKU5P       | 4.5/0                                                 | 4.5/0      | 4.5/0      | 8.0/0      | 8.0/0       | ns, Min     |
|                                          |                                                        | XCKU19P                         | 5.5/0                                                 | 5.5/0      | 5.5/0      | 8.5/0      | 8.5/0       |             |
|                                          |                                                        | All other devices               | 3.5/0                                                 | 3.5/0      | 3.5/0      | 4.5/0      | 4.5/0       |             |
| SPI Master Flash                         | Mode Programming Swit                                  | ching                           | •                                                     | •          | •          | •          | •           | •           |
| T <sub>SPIDCC</sub> /T <sub>SPICCD</sub> | D[03:00] setup/hold                                    |                                 | 3.0/0                                                 | 3.0/0      | 3.0/0      | 4.0/0      | 4.0/0       | ns, Min     |
| T <sub>SPIDCC</sub> /T <sub>SPICCD</sub> | D[07:04] setup/hold                                    | XCKU3P, XCKU5P,<br>XQKU5P       | 4.5/0                                                 | 4.5/0      | 4.5/0      | 8.0/0      | 8.0/0       | ns, Min     |
|                                          |                                                        | XCKU19P                         | 5.5/0                                                 | 5.5/0      | 5.5/0      | 8.5/0      | 8.5/0       | 1           |
|                                          |                                                        | All other devices               | 3.5/0                                                 | 3.5/0      | 3.5/0      | 4.5/0      | 4.5/0       | 1           |
| T <sub>SPICCM</sub>                      | MOSI clock to out                                      | •                               | 8.0                                                   | 8.0        | 8.0        | 8.0        | 8.0         | ns, Max     |
| T <sub>SPICCM2</sub>                     | D[04] clock to out                                     |                                 | 10.0                                                  | 10.0       | 10.0       | 10.0       | 10.0        | ns, Max     |
| T <sub>SPICCFC</sub>                     | FCS_B clock to out                                     |                                 | 8.0                                                   | 8.0        | 8.0        | 8.0        | 8.0         | ns, Max     |
| T <sub>SPICCFC2</sub>                    | FCS2_B clock to out                                    | FCS2_B clock to out             |                                                       | 10.0       | 10.0       | 10.0       | 10.0        | ns, Max     |
| DNA Port Switchi                         | ng                                                     |                                 |                                                       |            |            |            |             |             |
| F <sub>DNACK</sub>                       | DNA port frequency                                     | 200                             | 200                                                   | 200        | 175        | 175        | MHz, Max    |             |
| STARTUPE3 Ports                          | •                                                      |                                 |                                                       |            |            |            |             |             |
| T <sub>USRCCLKO</sub>                    | STARTUPE3 USRCCLKO input port to CCLK pin output delay |                                 | 0.25/6.00                                             | 0.25/6.50  | 0.25/7.50  | 0.25/9.00  | 0.25/9.00   | ns, Min/Max |
| T <sub>DO</sub>                          | DO[3:0] ports to D03-D00 pins output delay             |                                 | 0.25/6.70                                             | 0.25/7.70  | 0.25/8.40  | 0.25/10.00 | 0.25/10.00  | ns, Min/Max |
| T <sub>DTS</sub>                         | DTS[3:0] ports to D03-D                                | 0.25/6.70                       | 0.25/7.70                                             | 0.25/8.40  | 0.25/10.00 | 0.25/10.00 | ns, Min/Max |             |
| T <sub>FCSBO</sub>                       | FCSBO port to FCS_B pi                                 | 0.25/6.90                       | 0.25/7.50                                             | 0.25/8.40  | 0.25/9.80  | 0.25/9.80  | ns, Min/Max |             |
| T <sub>FCSBTS</sub>                      | FCSBTS port to FCS_B p                                 | 0.25/6.90                       | 0.25/7.50                                             | 0.25/8.40  | 0.25/9.80  | 0.25/9.80  | ns, Min/Max |             |
| T <sub>USRDONEO</sub>                    | USRDONEO port to DO                                    | 0.25/8.60                       | 0.25/9.40                                             | 0.25/10.50 | 0.25/12.10 | 0.25/12.10 | ns, Min/Max |             |
| T <sub>USRDONETS</sub>                   | USRDONETS port to DO                                   | 0.25/8.60                       | 0.25/9.40                                             | 0.25/10.50 | 0.25/12.10 | 0.25/12.10 | ns, Min/Max |             |
| $T_{DI}$                                 | D03-D00 pins to DI[3:0] ports input delay              |                                 | 0.5/2.6                                               | 0.5/3.1    | 0.5/3.5    | 0.5/4.0    | 0.5/4.0     | ns, Min/Max |
| F <sub>CFGMCLK</sub>                     | STARTUPE3 CFGMCLK                                      | 50                              | 50                                                    | 50         | 50         | 50         | MHz, Typ    |             |
| F <sub>CFGMCLKTOL</sub>                  | STARTUPE3 CFGMCLK of tolerance                         | ±15                             | ±15                                                   | ±15        | ±15        | ±15        | %, Max      |             |



Table 82: Configuration Switching Characteristics (cont'd)

|                        |                                                                                                                  | Speed |       |    |       |    |         |
|------------------------|------------------------------------------------------------------------------------------------------------------|-------|-------|----|-------|----|---------|
| Symbol                 | Description                                                                                                      | 0.90V | 0.85V |    | 0.72V |    | Units   |
|                        |                                                                                                                  | -3    | -2    | -1 | -2    | -1 |         |
| T <sub>DCI_MATCH</sub> | Specifies a stall in the startup cycle until the digitally controlled impedance (DCI) match signals are asserted | 4     | 4     | 4  | 4     | 4  | ms, Max |

- When the CCLK is sourced from the EMCCLK pin with a divide-by-one setting, the external EMCCLK must meet this duty-cycle requirement.
- 2. SPI mode is recommended for master mode configuration from flash memory because of the higher configuration rates and low configuration interface pin counts. Due to the obsolescence of synchronous read-mode flash devices, BPI mode performance is limited. For system configuration rates with SPI flash and parallel NOR flash in BPI asynchronous read mode see the *UltraScale Architecture Configuration User Guide* (UG570).

# **Revision History**

| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2/16/2021  | 1.17    | Updated Table 20, Table 21, and Table 22 to production release the XCKU19P devices in Vivado Design Suite 2020.2.2 v1.32.  Revised some of the XCKU19P speed files in Table 40, Table 41, Table 42, Table 44, and Table 45.  For the KU19P device only, added PCIE4C support in Table 78.                                                                                                                                                                                                     |
| 12/08/2020 | 1.16    | Added the XCKU19P device to Table 20, Table 21, and Table 22 in Vivado Design Suite 2020.2 v1.04, and where applicable in other sections of this data sheet.  Added Note 10 to Table 12.  Updated the Table 25: MIPI D-PHY Performance table with Vivado tools specific conditions.  Increased the maximum line rate of the QPLL0 -1 (V <sub>CCINT</sub> = 0.85V) output divider 1 in Table 64 and updated Notes 3 and 4.  Added Note 2 to the Configuration Switching Characteristics table. |
| 7/12/2019  | 1.15    | Added Note 7 to Table 10. Added the capability for XC devices designed using Vivado Design Suite v2019.1.1 or later to increase the performance of the MIPI PHY transmitter/receiver in Table 25.                                                                                                                                                                                                                                                                                             |
| 4/09/2019  | 1.14    | Added the XQKU5P and XQKU15P devices in -1M temperature grade throughout this version including updates to Table 20, Table 21, and Table 22 in Vivado Design Suite 2018.3.1 v1.23. This version also added the ruggedized FFRB676, SFRB784, FFRA1156, and FFRE1517 packages.  Added LVDS component mode notes to FPGA Logic Performance Characteristics.  Removed PCI Express Gen4 support in Integrated Interface Block for PCI Express Designs and Note 1, Note 2, and Note 3.              |
| 8/01/2018  | 1.13    | Updated Table 20, Table 21, and Table 22 to production release the XCKU9P devices in the -3E speed/temperature grade in Vivado Design Suite 2018.2.1 v1.21.  In Table 24, added Note 4 to the LVDS RX DDR maximum data. In Table 76, revised the calculated values from 322.223 to 322.266.                                                                                                                                                                                                   |
| 6/18/2018  | 1.12    | Revised the speed grade -1 (V <sub>CCINT</sub> = 0.85) F <sub>GTYMAX</sub> in Table 64, which also revised values in Table 69 and added Note 6.                                                                                                                                                                                                                                                                                                                                               |
| 4/09/2018  | 1.11    | Updated Table 20, Table 21, and Table 22 to production release the XCKU3P, XCKU5P, XCKU11P, XCKU13P, and XCKU15P devices in the -3E speed/temperature grade in Vivado Design Suite 2018.1 v1.19. Added Table 43 and Table 47. Added Note 2 and 3 to Table 46.  Revised Table 76 to add specific mode specifications and remove Notes 1 and 2.                                                                                                                                                 |
| 2/07/2018  | 1.10    | Updated Table 20, Table 21, and Table 22 to production release the XCKU11P with -2LE and -1LI speed/temperature grades in Vivado Design Suite 2017.4.1.  Revised some of the -3E and -1LI/-2LE (V <sub>CCINT</sub> = 0.72V) speed files in Table 28, Table 40, Table 41, Table 42, Table 44, and Table 45.                                                                                                                                                                                    |
| 12/22/2017 | 1.9     | Revised Table 21 and Table 22 to production release the XCKU15P -1L, -2L, -1LV, and -2LV speed/temperature grades in Vivado Design Suite 2017.4.                                                                                                                                                                                                                                                                                                                                              |



| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11/28/2017 | 1.8     | Updated Table 20, Table 21, and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.4.  XCKU3P: -2LE, -1LI  XCKU5P: -2LE, -1LI  Revised the F <sub>REFCLK</sub> descriptions in Table 35. Revised the F <sub>GTYQRANGE2</sub> -1 speed grade minimum in Table 64. Added T <sub>SPICCM2</sub> and T <sub>SPICCFC2</sub> to Table 82.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11/17/2017 | 1.7     | In Table 1, corrected the minimum voltage for the System Monitor section.  Updated Table 20, Table 21, and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.3.1.  XCKU9P: -2LE, -1LI  XCKU13P: -2LE, -1LI  Updated speed file data for this release in Table 40, Table 41, Table 42, and Table 44. Updated the notes for F <sub>GTYMAX</sub> in Table 64.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 10/05/2017 | 1.6     | In Table 1, because the voltages are covered in Table 4, removed the note on $V_{IN}$ for I/O input voltage for HD I/O banks. Updated $T_{SOL}$ by package in Table 1. Added Note 2 to Table 4. Updated Table 20, Table 21, and Table 22 the XCKU11P: -2E, -2I, -1E, -1I (all $V_{CCINT} = 0.85V$ ) to production in Vivado Design Suite 2017.3 v1.14. Also updated speed file data for this release in Table 40, Table 41, Table 42, Table 44, and Table 45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8/29/2017  | 1.5     | Updated Table 20, Table 21, and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.2.1.  XCKU15P: -2E, -2I, -1E, -1I (all V <sub>CCINT</sub> = 0.85V)  In Table 29, revised the T <sub>OUTBUF_DELAY_O_PAD</sub> -2 (V <sub>CCINT</sub> = 0.85V) values for DIFF_SSTL135_S, DIFF_SSTL15_DCI_S, DIFF_SSTL15_S, DIFF_SSTL18_I_DCI_S, and DIFF_SSTL18_I_S.  Revised some of the -3E and -1LI/-2LE (V <sub>CCINT</sub> = 0.72V) speed files in Table 28, Table 29, Table 30, Table 40, Table 41, Table 42, Table 44, and Table 45.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6/26/2017  | 1.4     | Updated Table 20, Table 21, and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.2.  XCKU13P: -2E, -2I, -1E, -1I (all V <sub>CCINT</sub> = 0.85V)  Updated Note 11 in Table 2 for clarity. Revised the -3E and -1LI/-2LE (V <sub>CCINT</sub> = 0.72V) speed files in Table 28, Table 29, Table 30, Table 40, Table 41, Table 42, Table 44, and Table 45. Updated the F <sub>MAX</sub> symbol names and values in Table 34. Added Note 1 to Table 36. Added Note 3 to Table 77.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5/08/2017  | 1.3     | Updated Table 21 and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.1.  XCKU9P: -2E, -2I, -1E, -1I  Removed the MIPI_DPHY_DCI_LP standard from Table 9 (HD I/O banks never supported DCI). Revised the minimum 32.75 Gb/s sinusoidal jitter in Table 71.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4/11/2017  | 1.2     | Updated the Summary description. In Table 1, updated and added data, and updated Note 6, added Note 7, Note 8, and Note 9. Updated and added data to Table 2, revised Note 11 and added Note 12 and Note 13. Updated Table 3 and added Note 6. Added specifications to Table 4 though Table 6. Updated maximum V <sub>ICM</sub> and Note 1 in Table 18. Updated the maximum V <sub>ODIFF</sub> in Table 19.  Updated Table 20, Table 21, and Table 22 to production release the following devices/speed/temperature grades in Vivado Design Suite 2017.1.  XCKU3P: -2E, -2I, -1E, -1I  XCKU5P: -2E, -2I, -1E, -1I  Added Note 1 to Table 21. Updated Table 23. Updated Table 24 and added Note 2. Added Table 25. Updated Table 27 and added Note 3. Many revisions to the speed specifications in Table 28, Table 29, Table 30, Table 33, Table 34, Table 35, Table 40, Table 41, Table 42, Table 44, Table 45, and Table 46. Updated V <sub>L</sub> and V <sub>H</sub> values in Table 31. In Table 35, added T <sub>MINPER_CLK</sub> and Note 1, and revised F <sub>REFCLK</sub> . Added MMCM_F <sub>DPRCLK,MAX</sub> to Table 38 and PLL_F <sub>DPRCLK,MAX</sub> to Table 39. Updated Table 48. Revised the GTH Transceiver Specifications and GTY Transceiver Specifications sections. Revised the Integrated Interface Block for Interlaken and Integrated Interface Block for 100G Ethernet MAC and PCS sections. Updated the System Monitor Specifications section including On-Chip Sensor Accuracy and adding Note 3 to Table 79. Removed timing diagrams from the SYSMON 12C/PMBus Interfaces section. Updated the Configuration Switching Characteristics section. Removed the eFUSE Programming Conditions table and added the specifications to Table 2 and Table 3. Updated Table 82. Updated the Automotive Applications Disclaimer. |



| Date       | Version | Description of Revisions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5/09/2016  | 1.1     | In Table 1 revised V <sub>IN</sub> for HP I/O banks. Updated Note 5 in Table 3. Added values to Table 7. Added MIPI_DPHY_DCI to Table 9, Table 10, and Table 12. Updated and added notes in Table 18 and Table 19. Updated Table 20 speed specifications for Vivado Design Suite 2016.1. Removed Table 23, Video Codec Unit Performance. Updated Table 24. Expanded and updated Table 27. Updated Table 28 and Table 29. Updated Table 31 and Table 32 with MIPI D-PHY values. Updated Table 31 and Table 32. In Table 33, added the Block RAM and FIFO Clock-to-Out Delays section. Updated Table 40 to Table 45. Revised the symbol names in Table 44. Revised typical values in Table 50. Updated the -2 (0.72V) and -1 (0.72V) values in Table 52. Added Table 55 and Table 67. Added Note 2 to Table 61. Revised Table 69. Revised data and added notes to Table 64, Table 73, and Table 76. Revised INL in Table 79. Added notes to Table 80 and Table 81. Many revised sections in Table 82. |
| 11/24/2015 | 1.0     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



# **Please Read: Important Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/ legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.

#### **AUTOMOTIVE APPLICATIONS DISCLAIMER**

AUTOMOTIVE PRODUCTS (IDENTIFIED AS "XA" IN THE PART NUMBER) ARE NOT WARRANTED FOR USE IN THE DEPLOYMENT OF AIRBAGS OR FOR USE IN APPLICATIONS THAT AFFECT CONTROL OF A VEHICLE ("SAFETY APPLICATION") UNLESS THERE IS A SAFETY CONCEPT OR REDUNDANCY FEATURE CONSISTENT WITH THE ISO 26262 AUTOMOTIVE SAFETY STANDARD ("SAFETY DESIGN"). CUSTOMER SHALL, PRIOR TO USING OR DISTRIBUTING ANY SYSTEMS THAT INCORPORATE PRODUCTS, THOROUGHLY TEST SUCH SYSTEMS FOR SAFETY PURPOSES. USE OF PRODUCTS IN A SAFETY APPLICATION WITHOUT A SAFETY DESIGN IS FULLY AT THE RISK OF CUSTOMER, SUBJECT ONLY TO APPLICABLE LAWS AND REGULATIONS GOVERNING LIMITATIONS ON PRODUCT LIABILITY.